欢迎访问ic37.com |
会员登录 免费注册
发布采购

HIP6601BCB 参数 Datasheet PDF下载

HIP6601BCB图片预览
型号: HIP6601BCB
PDF下载: 下载PDF文件 查看货源
内容描述: 同步整流降压MOSFET驱动器 [Synchronous Rectified Buck MOSFET Drivers]
分类和应用: 驱动器
文件页数/大小: 11 页 / 344 K
品牌: INTERSIL [ Intersil ]
 浏览型号HIP6601BCB的Datasheet PDF文件第2页浏览型号HIP6601BCB的Datasheet PDF文件第3页浏览型号HIP6601BCB的Datasheet PDF文件第4页浏览型号HIP6601BCB的Datasheet PDF文件第5页浏览型号HIP6601BCB的Datasheet PDF文件第7页浏览型号HIP6601BCB的Datasheet PDF文件第8页浏览型号HIP6601BCB的Datasheet PDF文件第9页浏览型号HIP6601BCB的Datasheet PDF文件第10页  
HIP6601B, HIP6603B, HIP6604B  
A falling transition on PWM indicates the turn-off of the upper  
MOSFET and the turn-on of the lower MOSFET. A short  
propagation delay [t ] is encountered before the  
The bootstrap capacitor must have a maximum voltage  
rating above VCC + 5V. The bootstrap capacitor can be  
chosen from the following equation:  
PDLUGATE  
upper gate begins to fall [t  
]. Again, the adaptive  
FUGATE  
shoot-through circuitry determines the lower gate delay time,  
. The PHASE voltage is monitored and the lower  
Q
GATE  
-----------------------  
C
BOOT  
V  
BOOT  
t
PDHLGATE  
gate is allowed to rise after PHASE drops below 0.5V. The  
Where Q  
GATE  
charge the gate of the upper MOSFET. The V  
defined as the allowable droop in the rail of the upper drive.  
is the amount of gate charge required to fully  
term is  
lower gate then rises [t ], turning on the lower  
RLGATE  
BOOT  
MOSFET.  
Three-State PWM Input  
As an example, suppose a HUF76139 is chosen as the  
A unique feature of the HIP660X drivers is the addition of a  
shutdown window to the PWM input. If the PWM signal  
enters and remains within the shutdown window for a set  
holdoff time, the output drivers are disabled and both  
MOSFET gates are pulled and held low. The shutdown state  
is removed when the PWM signal moves outside the  
shutdown window. Otherwise, the PWM rising and falling  
thresholds outlined in the Electrical Specifications determine  
when the lower and upper gates are enabled.  
upper MOSFET. The gate charge, Q  
GATE  
, from the data  
sheet is 65nC for a 10V upper gate drive. We will assume a  
200mV droop in drive voltage over the PWM cycle. We find  
that a bootstrap capacitance of at least 0.325µF is required.  
The next larger standard value capacitance is 0.33µF.  
In applications which require down conversion from +12V or  
higher and PVCC is connected to a +12V source, a boot  
resistor in series with the boot capacitor is required. The  
increased power density of these designs tend to lead to  
increased ringing on the BOOT and PHASE nodes, due to  
faster switching of larger currents across given circuit  
parasitic elements. The addition of the boot resistor allows  
for tuning of the circuit until the peak ringing on BOOT is  
below 29V from BOOT to GND and 17V from BOOT to VCC.  
A boot resistor value of 5typically meets this criteria.  
Adaptive Shoot-Through Protection  
Both drivers incorporate adaptive shoot-through protection  
to prevent upper and lower MOSFETs from conducting  
simultaneously and shorting the input supply. This is  
accomplished by ensuring the falling gate has turned off one  
MOSFET before the other is allowed to rise.  
During turn-off of the lower MOSFET, the LGATE voltage is  
monitored until it reaches a 2.2V threshold, at which time the  
UGATE is released to rise. Adaptive shoot-through circuitry  
monitors the PHASE voltage during UGATE turn-off. Once  
PHASE has dropped below a threshold of 0.5V, the LGATE  
is allowed to rise. PHASE continues to be monitored during  
the lower gate rise time. If PHASE has not dropped below  
0.5V within 250ns, LGATE is taken high to keep the  
bootstrap capacitor charged. If the PHASE voltage exceeds  
the 0.5V threshold during this period and remains high for  
longer than 2µs, the LGATE transitions low. Both upper and  
lower gates are then held low until the next rising edge of the  
PWM signal.  
In some applications, a well tuned boot resistor reduces the  
ringing on the BOOT pin, but the PHASE to GND peak  
ringing exceeds 17V. A gate resistor placed in the UGATE  
trace between the controller and upper MOSFET gate is  
recommended to reduce the ringing on the PHASE node by  
slowing down the upper MOSFET turn-on. A gate resistor  
value between 2to 10typically reduces the PHASE to  
GND peak ringing below 17V.  
Gate Drive Voltage Vers atility  
The HIP6601B and HIP6603B provide the user total  
flexibility in choosing the gate drive voltage. The HIP6601B  
lower gate drive is fixed to VCC [+12V], but the upper drive  
rail can range from 12V down to 5V depending on what  
voltage is applied to PVCC. The HIP6603B ties the upper  
and lower drive rails together. Simply applying a voltage  
from 5V up to 12V on PVCC will set both driver rail voltages.  
Power-On Res et (POR) Function  
During initial start-up, the VCC voltage rise is monitored and  
gate drives are held low until a typical VCC rising threshold  
of 9.95V is reached. Once the rising VCC threshold is  
exceeded, the PWM input signal takes control of the gate  
drives. If VCC drops below a typical VCC falling threshold of  
7.6V during operation, then both gate drives are again held  
low. This condition persists until the VCC voltage exceeds  
the VCC rising threshold.  
Power Dis s ipation  
Package power dissipation is mainly a function of the  
switching frequency and total gate charge of the selected  
MOSFETs. Calculating the power dissipation in the driver for  
a desired application is critical to ensuring safe operation.  
Exceeding the maximum allowable power dissipation level  
will push the IC beyond the maximum recommended  
operating junction temperature of 125°C. The maximum  
allowable IC power dissipation for the SO8 package is  
approximately 800mW. When designing the driver into an  
application, it is recommended that the following calculation  
Internal Boots trap Device  
The HIP6601B, HIP6603B, and HIP6604B drivers all feature  
an internal bootstrap device. Simply adding an external  
capacitor across the BOOT and PHASE pins completes the  
bootstrap circuit.  
FN9072.7  
6
July 20, 2005