欢迎访问ic37.com |
会员登录 免费注册
发布采购

JS28F128P30T85 参数 Datasheet PDF下载

JS28F128P30T85图片预览
型号: JS28F128P30T85
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔的StrataFlash嵌入式存储器 [Intel StrataFlash Embedded Memory]
分类和应用: 闪存存储内存集成电路光电二极管
文件页数/大小: 102 页 / 1616 K
品牌: INTEL [ INTEL ]
 浏览型号JS28F128P30T85的Datasheet PDF文件第16页浏览型号JS28F128P30T85的Datasheet PDF文件第17页浏览型号JS28F128P30T85的Datasheet PDF文件第18页浏览型号JS28F128P30T85的Datasheet PDF文件第19页浏览型号JS28F128P30T85的Datasheet PDF文件第21页浏览型号JS28F128P30T85的Datasheet PDF文件第22页浏览型号JS28F128P30T85的Datasheet PDF文件第23页浏览型号JS28F128P30T85的Datasheet PDF文件第24页  
1-Gbit P30 Family  
4.2  
Signal Descriptions  
This section has signal descriptions for the various P30 packages.  
Table 3.  
TSOP and Easy BGA Signal Descriptions (Sheet 1 of 2)  
Symbol  
Type  
Name and Function  
ADDRESS INPUTS: Device address inputs. 64-Mbit: A[22:1]; 128-Mbit: A[23:1]; 256-Mbit: A[24:1];  
512-Mbit: A[25:1].  
A[MAX:1]  
DQ[15:0]  
Input  
See Table 5 on page 22 and Figure 10 on page 23 for 512-Mbit addressing.  
DATA INPUT/OUTPUTS: Inputs data and commands during write cycles; outputs data during  
memory, Status Register, Protection Register, and Read Configuration Register reads. Data balls  
float when the CE# or OE# are deasserted. Data is internally latched during writes.  
Input/  
Output  
ADDRESS VALID: Active low input. During synchronous read operations, addresses are latched on  
the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.  
ADV#  
Input  
In asynchronous mode, the address is latched when ADV# going high or continuously flows through  
if ADV# is held low.  
WARNING: Designs not using ADV# must tie it to VSS to allow addresses to flow through.  
FLASH CHIP ENABLE: Active low input. CE# low selects the associated flash memory die. When  
asserted, flash internal control logic, input buffers, decoders, and sense amplifiers are active. When  
deasserted, the associated flash die is deselected, power is reduced to standby levels, data and  
WAIT outputs are placed in high-Z state.  
CE#  
CLK  
Input  
Input  
WARNING: All chip enables must be high when device is not in use.  
CLOCK: Synchronizes the device with the system’s bus frequency in synchronous-read mode.  
During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the  
next valid CLK edge with ADV# low, whichever occurs first.  
WARNING: Designs not using CLK for synchronous read mode must tie it to VCCQ or VSS.  
OUTPUT ENABLE: Active low input. OE# low enables the device’s output data buffers during read  
cycles. OE# high places the data outputs and WAIT in High-Z.  
OE#  
Input  
Input  
RESET: Active low input. RST# resets internal automation and inhibits write operations. This  
provides data protection during power transitions. RST# high enables normal operation. Exit from  
reset places the device in asynchronous read array mode.  
RST#  
WAIT: Indicates data valid in synchronous array or non-array burst reads. Read Configuration  
Register bit 10 (RCR[10], WT) determines its polarity when asserted. WAIT’s active output is V or  
OL  
V
when CE# and OE# are V . WAIT is high-Z if CE# or OE# is V .  
OH  
IL IH  
WAIT  
Output  
In synchronous array or non-array read modes, WAIT indicates invalid data when asserted and  
valid data when deasserted.  
In asynchronous page mode, and all write modes, WAIT is deasserted.  
WRITE ENABLE: Active low input. WE# controls writes to the device. Address and data are latched  
on the rising edge of WE#.  
WE#  
WP#  
Input  
Input  
WRITE PROTECT: Active low input. WP# low enables the lock-down mechanism. Blocks in lock-  
down cannot be unlocked with the Unlock command. WP# high overrides the lock-down function  
enabling blocks to be erased or programmed using software commands.  
Erase and Program Power: A valid voltage on this pin allows erasing or programming. Memory  
contents cannot be altered when V V  
. Block erase and program at invalid V voltages  
PP  
PPLK  
PP  
should not be attempted.  
Set V = V for in-system program and erase operations. To accommodate resistor or diode drops  
PP  
CC  
Power/  
Input  
VPP  
VCC  
from the system supply, the V level of V can be as low as V  
min. V must remain above V  
IH  
PP  
PPL PP PPL  
min to perform in-system flash modification. VPP may be 0 V during read operations.  
V
can be applied to main blocks for 1000 cycles maximum and to parameter blocks for 2500  
PPH  
cycles. VPP can be connected to 9 V for a cumulative total not to exceed 80 hours. Extended use of  
this pin at 9 V may reduce block cycling capability.  
Device Core Power Supply: Core (logic) source voltage. Writes to the flash array are inhibited when  
Power  
V
V  
. Operations at invalid V voltages should not be attempted.  
CC  
LKO CC  
April 2005  
20  
Intel StrataFlash® Embedded Memory (P30)  
Order Number: 306666, Revision: 001  
Datasheet  
 复制成功!