MAX 7000A Programmable Logic Device Data Sheet
Table 25. EPM7128A Internal Timing Parameters (Part 1 of 2)
Note (1)
Symbol
Parameter
Conditions
Speed Grade
Unit
-6
-7
-10
-12
Min Max Min Max Min Max Min Max
tIN
tIO
Input pad and buffer delay
0.6
0.6
0.7
0.7
0.9
0.9
1.1
1.1
ns
ns
I/O input pad and buffer
delay
tFIN
Fast input delay
2.7
2.5
0.7
2.4
2.4
0.0
3.1
3.2
0.8
3.0
3.0
0.0
3.6
4.3
1.1
4.1
4.1
0.0
3.9
5.1
1.3
4.9
4.9
0.0
ns
ns
ns
ns
ns
ns
tSEXP
tPEXP
tLAD
tLAC
tIOE
Shared expander delay
Parallel expander delay
Logic array delay
Logic control array delay
Internal output enable
delay
tOD1
tOD2
tOD3
tZX1
tZX2
tZX3
tXZ
Output buffer and pad
delay, slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
C1 = 35 pF
0.4
0.9
5.4
4.0
4.5
9.0
4.0
0.6
1.1
5.6
4.0
4.5
9.0
4.0
0.7
1.2
5.7
5.0
5.5
10.0
5.0
0.9
1.4
5.9
5.0
5.5
ns
ns
ns
ns
ns
Output buffer and pad
delay, slow slew rate = off (5)
VCCIO = 2.5 V
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
Output buffer enable
delay, slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
C1 = 35 pF
Output buffer enable
delay, slow slew rate = off (5)
VCCIO = 2.5 V
Output buffer enable
delay, slow slew rate = on
VCCIO = 3.3 V
C1 = 35 pF
10.0 ns
Output buffer disable
delay
C1 = 5 pF
5.0
ns
tSU
tH
Register setup time
Register hold time
1.9
1.5
0.8
2.4
2.2
1.1
3.1
3.3
1.1
3.8
4.3
1.1
ns
ns
ns
tFSU
Register setup time of fast
input
tFH
Register hold time of fast
input
1.7
1.9
1.9
1.9
ns
46
Altera Corporation