欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM3032ATC44-10 参数 Datasheet PDF下载

EPM3032ATC44-10图片预览
型号: EPM3032ATC44-10
PDF下载: 下载PDF文件 查看货源
内容描述: [EE PLD, 10ns, 32-Cell, CMOS, PQFP44, TQFP-44]
分类和应用: 时钟输入元件可编程逻辑
文件页数/大小: 46 页 / 711 K
品牌: INTEL [ INTEL ]
 浏览型号EPM3032ATC44-10的Datasheet PDF文件第3页浏览型号EPM3032ATC44-10的Datasheet PDF文件第4页浏览型号EPM3032ATC44-10的Datasheet PDF文件第5页浏览型号EPM3032ATC44-10的Datasheet PDF文件第6页浏览型号EPM3032ATC44-10的Datasheet PDF文件第8页浏览型号EPM3032ATC44-10的Datasheet PDF文件第9页浏览型号EPM3032ATC44-10的Datasheet PDF文件第10页浏览型号EPM3032ATC44-10的Datasheet PDF文件第11页  
MAX 3000A Programmable Logic Device Family Data Sheet  
For registered functions, each macrocell flipflop can be individually  
programmed to implement D, T, JK, or SR operation with programmable  
clock control. The flipflop can be bypassed for combinatorial operation.  
During design entry, the designer specifies the desired flipflop type; the  
Altera development system software then selects the most efficient  
flipflop operation for each registered function to optimize resource  
utilization.  
Each programmable register can be clocked in three different modes:  
Global clock signal mode, which achieves the fastest clock–to–output  
performance.  
Global clock signal enabled by an active–high clock enable. A clock  
enable is generated by a product term. This mode provides an enable  
on each flipflop while still achieving the fast clock–to–output  
performance of the global clock.  
Array clock implemented with a product term. In this mode, the  
flipflop can be clocked by signals from buried macrocells or I/O pins.  
Two global clock signals are available in MAX 3000A devices. As shown  
in Figure 1, these global clock signals can be the true or the complement of  
either of the two global clock pins, GCLK1or GCLK2.  
Each register also supports asynchronous preset and clear functions. As  
shown in Figure 2, the product–term select matrix allocates product terms  
to control these operations. Although the product–term–driven preset  
and clear from the register are active high, active–low control can be  
obtained by inverting the signal within the logic array. In addition, each  
register clear function can be individually driven by the active–low  
dedicated global clear pin (GCLRn).  
All registers are cleared upon power-up. By default, all registered outputs  
drive low when the device is powered up. You can set the registered  
outputs to drive high upon power-up through the Quartus® II software.  
Quartus II software uses the NOT Gate Push-Back method, which uses an  
additional macrocell to set the output high. To set this in the Quartus II  
software, go to the Assignment Editor and set the Power-Up Level  
assignment for the register to High.  
Altera Corporation  
7