欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S130F1020I4N 参数 Datasheet PDF下载

EP2S130F1020I4N图片预览
型号: EP2S130F1020I4N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 6627 CLBs, 717MHz, 132540-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, LEAD FREE, FBGA-1020]
分类和应用: 时钟可编程逻辑
文件页数/大小: 248 页 / 2983 K
品牌: INTEL [ INTEL ]
 浏览型号EP2S130F1020I4N的Datasheet PDF文件第1页浏览型号EP2S130F1020I4N的Datasheet PDF文件第2页浏览型号EP2S130F1020I4N的Datasheet PDF文件第3页浏览型号EP2S130F1020I4N的Datasheet PDF文件第5页浏览型号EP2S130F1020I4N的Datasheet PDF文件第6页浏览型号EP2S130F1020I4N的Datasheet PDF文件第7页浏览型号EP2S130F1020I4N的Datasheet PDF文件第8页浏览型号EP2S130F1020I4N的Datasheet PDF文件第9页  
Contents  
Stratix II Device Handbook, Volume 1  
Open-Drain Output ........................................................................................................................ 2–84  
Bus Hold .......................................................................................................................................... 2–84  
Programmable Pull-Up Resistor .................................................................................................. 2–85  
Advanced I/O Standard Support ................................................................................................ 2–85  
On-Chip Termination .................................................................................................................... 2–89  
MultiVolt I/O Interface ................................................................................................................. 2–93  
High-Speed Differential I/O with DPA Support ............................................................................ 2–96  
Dedicated Circuitry with DPA Support .................................................................................... 2–100  
Fast PLL & Channel Layout ........................................................................................................ 2–102  
Document Revision History ............................................................................................................. 2–104  
Chapter 3. Configuration & Testing  
IEEE Std. 1149.1 JTAG Boundary-Scan Support ............................................................................... 3–1  
SignalTap II Embedded Logic Analyzer ............................................................................................ 3–4  
Configuration ......................................................................................................................................... 3–4  
Operating Modes .............................................................................................................................. 3–5  
Configuration Schemes ................................................................................................................... 3–7  
Configuring Stratix II FPGAs with JRunner ............................................................................... 3–10  
Programming Serial Configuration Devices with SRunner ..................................................... 3–10  
Configuring Stratix II FPGAs with the MicroBlaster Driver ................................................... 3–11  
PLL Reconfiguration ...................................................................................................................... 3–11  
Temperature Sensing Diode (TSD) ................................................................................................... 3–11  
Automated Single Event Upset (SEU) Detection ............................................................................ 3–13  
Custom-Built Circuitry .................................................................................................................. 3–14  
Software Interface ........................................................................................................................... 3–14  
Document Revision History ............................................................................................................... 3–14  
Chapter 4. Hot Socketing & Power-On Reset  
Stratix II  
Hot-Socketing Specifications ............................................................................................................... 4–1  
Devices Can Be Driven Before Power-Up .................................................................................... 4–2  
I/O Pins Remain Tri-Stated During Power-Up ........................................................................... 4–2  
Signal Pins Do Not Drive the VCCIO, VCCINT or VCCPD Power Supplies .................................... 4–2  
Hot Socketing Feature Implementation in Stratix II Devices .......................................................... 4–3  
Power-On Reset Circuitry .................................................................................................................... 4–5  
Document Revision History ................................................................................................................. 4–6  
Chapter 5. DC & Switching Characteristics  
Operating Conditions ........................................................................................................................... 5–1  
Absolute Maximum Ratings ........................................................................................................... 5–1  
Recommended Operating Conditions .......................................................................................... 5–2  
DC Electrical Characteristics .......................................................................................................... 5–3  
I/O Standard Specifications ........................................................................................................... 5–4  
Bus Hold Specifications ................................................................................................................. 5–17  
On-Chip Termination Specifications ........................................................................................... 5–17  
Pin Capacitance .............................................................................................................................. 5–19  
Power Consumption ........................................................................................................................... 5–20  
iv  
Altera Corporation  
 复制成功!