欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M80ZM64C4 参数 Datasheet PDF下载

5M80ZM64C4图片预览
型号: 5M80ZM64C4
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash PLD, 7.9ns, 64-Cell, CMOS, PBGA64, 4.50 X 4.50 MM, 0.50 MM PITCH, MBGA-64]
分类和应用: 时钟LTE可编程逻辑
文件页数/大小: 166 页 / 4004 K
品牌: INTEL [ INTEL ]
 浏览型号5M80ZM64C4的Datasheet PDF文件第24页浏览型号5M80ZM64C4的Datasheet PDF文件第25页浏览型号5M80ZM64C4的Datasheet PDF文件第26页浏览型号5M80ZM64C4的Datasheet PDF文件第27页浏览型号5M80ZM64C4的Datasheet PDF文件第29页浏览型号5M80ZM64C4的Datasheet PDF文件第30页浏览型号5M80ZM64C4的Datasheet PDF文件第31页浏览型号5M80ZM64C4的Datasheet PDF文件第32页  
2–16  
Chapter 2: MAX V Architecture  
MultiTrack Interconnect  
Figure 2–11. LUT Chain and Register Chain Interconnects  
Local Interconnect  
Routing Among LEs  
in the LAB  
LE0  
LUT Chain  
Routing to  
Adjacent LE  
Register Chain  
Routing to Adjacent  
LE's Register Input  
LE1  
LE2  
LE3  
LE4  
LE5  
LE6  
LE7  
LE8  
Local  
Interconnect  
LE9  
The C4 interconnects span four LABs up or down from a source LAB. Every LAB has  
its own set of C4 interconnects to drive either up or down. Figure 2–12 shows the C4  
interconnect connections from an LAB in a column. The C4 interconnects can drive  
and be driven by column and row IOEs. For LAB interconnection, a primary LAB or  
its vertical LAB neighbor can drive a given C4 interconnect. C4 interconnects can  
drive each other to extend their range as well as drive row interconnects for  
column-to-column connections.  
MAX V Device Handbook  
December 2010 Altera Corporation