欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M570ZM100I5N 参数 Datasheet PDF下载

5M570ZM100I5N图片预览
型号: 5M570ZM100I5N
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash PLD, 17.7ns, 440-Cell, CMOS, PBGA100, 6 X 6 MM, 0.50 MM PITCH, LEAD FREE, MBGA-100]
分类和应用: 时钟可编程逻辑
文件页数/大小: 166 页 / 4004 K
品牌: INTEL [ INTEL ]
 浏览型号5M570ZM100I5N的Datasheet PDF文件第54页浏览型号5M570ZM100I5N的Datasheet PDF文件第55页浏览型号5M570ZM100I5N的Datasheet PDF文件第56页浏览型号5M570ZM100I5N的Datasheet PDF文件第57页浏览型号5M570ZM100I5N的Datasheet PDF文件第59页浏览型号5M570ZM100I5N的Datasheet PDF文件第60页浏览型号5M570ZM100I5N的Datasheet PDF文件第61页浏览型号5M570ZM100I5N的Datasheet PDF文件第62页  
3–10  
Chapter 3: DC and Switching Characteristics for MAX V Devices  
Power Consumption  
Power Consumption  
You can use the Altera® PowerPlay Early Power Estimator and PowerPlay Power  
Analyzer to estimate the device power.  
f For more information about these power analysis tools, refer to the PowerPlay Early  
Power Estimator for Altera CPLDs User Guide and the PowerPlay Power Analysis chapter  
in volume 3 of the Quartus II Handbook.  
Timing Model and Specifications  
MAX V devices timing can be analyzed with the Altera Quartus® II software, a variety  
of industry-standard EDA simulators and timing analyzers, or with the timing model  
shown in Figure 3–2.  
MAX V devices have predictable internal delays that allow you to determine the  
worst-case timing of any design. The software provides timing simulation,  
point-to-point delay prediction, and detailed timing analysis for device-wide  
performance evaluation.  
Figure 3–2. Timing Model for MAX V Devices  
Output and Output Enable  
Data Delay  
tR4  
tIODR  
tIOE  
Data-In/LUT Chain  
Output Routing  
Delay  
User  
Flash  
Memory  
Logic Element  
LUT Delay  
Output  
Delay  
tOD  
tXZ  
tZX  
tC4  
tLUT  
tCOMB  
tFASTIO  
tCO  
tSU  
tH  
tPRE  
tCLR  
Input Routing  
Delay  
I/O Input Delay  
tIN  
Register Control  
Delay  
I/O Pin  
tDL  
tC  
From Adjacent LE  
tGLOB  
INPUT  
Combinational Path Delay  
I/O Pin  
Global Input Delay  
To Adjacent LE  
Register Delays  
Data-Out  
You can derive the timing characteristics of any signal path from the timing model  
and parameters of a particular device. You can calculate external timing parameters,  
which represent pin-to-pin timing delays, as the sum of the internal parameters.  
f For more information, refer to AN629: Understanding Timing in Altera CPLDs.  
MAX V Device Handbook  
May 2011 Altera Corporation