欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M160ZM100C4N 参数 Datasheet PDF下载

5M160ZM100C4N图片预览
型号: 5M160ZM100C4N
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash PLD, 7.9ns, 128-Cell, CMOS, PBGA100, 6 X 6 MM, 0.50 MM PITCH, LEAD FREE, MBGA-100]
分类和应用: 时钟LTE可编程逻辑
文件页数/大小: 166 页 / 3966 K
品牌: INTEL [ INTEL ]
 浏览型号5M160ZM100C4N的Datasheet PDF文件第155页浏览型号5M160ZM100C4N的Datasheet PDF文件第156页浏览型号5M160ZM100C4N的Datasheet PDF文件第157页浏览型号5M160ZM100C4N的Datasheet PDF文件第158页浏览型号5M160ZM100C4N的Datasheet PDF文件第160页浏览型号5M160ZM100C4N的Datasheet PDF文件第161页浏览型号5M160ZM100C4N的Datasheet PDF文件第162页浏览型号5M160ZM100C4N的Datasheet PDF文件第163页  
Chapter 8: JTAG Boundary-Scan Testing in MAX V Devices  
8–11  
IEEE Std. 1149.1 BST Operation Control  
Figure 8–10 shows the capture, shift, and update phases of EXTESTmode.  
Figure 8–10. IEEE Std. 1149.1 BST EXTEST Mode  
SDO  
PIN_IN  
INJ  
0
1
D
Input  
Q
PIN_OE  
OEJ  
0
1
0
1
D
Q
D
D
Q
Q
0
1
OE  
OE  
OUTJ  
PIN_OUT  
0
1
0
1
D
Q
Pin  
Output  
Output  
Output  
Buffer  
SHIFT  
CLOCK  
UPDATE  
HIGHZ MODE  
Global Signals  
Capture  
Registers  
Update  
Registers  
SDI  
(Capture Phase)  
SDO  
PIN_IN  
INJ  
0
1
D
Input  
Q
PIN_OE  
OEJ  
0
1
0
1
D
Q
D
D
Q
Q
0
1
OE  
OE  
OUTJ  
PIN_OUT  
0
1
0
1
D
Q
Pin  
Output  
Output  
Output  
Buffer  
SHIFT  
CLOCK  
UPDATE  
HIGHZ MODE  
Global Signals  
Capture  
Registers  
Update  
Registers  
SDI  
(Shift and Update Phase)  
December 2010 Altera Corporation  
MAX V Device Handbook