欢迎访问ic37.com |
会员登录 免费注册
发布采购

5CSEMA5U23I7N 参数 Datasheet PDF下载

5CSEMA5U23I7N图片预览
型号: 5CSEMA5U23I7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 85000-Cell, CMOS, PBGA672, ROHS COMPLIANT, UBGA-672]
分类和应用: 可编程逻辑
文件页数/大小: 66 页 / 1360 K
品牌: INTEL [ INTEL CORPORATION ]
 浏览型号5CSEMA5U23I7N的Datasheet PDF文件第1页浏览型号5CSEMA5U23I7N的Datasheet PDF文件第2页浏览型号5CSEMA5U23I7N的Datasheet PDF文件第3页浏览型号5CSEMA5U23I7N的Datasheet PDF文件第4页浏览型号5CSEMA5U23I7N的Datasheet PDF文件第6页浏览型号5CSEMA5U23I7N的Datasheet PDF文件第7页浏览型号5CSEMA5U23I7N的Datasheet PDF文件第8页浏览型号5CSEMA5U23I7N的Datasheet PDF文件第9页  
Electrical Characteristics
Page 5
Table 3. Recommended Operating Conditions for Cyclone V Devices (Part 2 of 2)
Symbol
t
RAMP
Description
Power supply ramp time
Condition
Standard POR
Fast POR
Minimum
(5)
Typical
Maximum
(5)
Unit
200 µs
200 µs
100 ms
4 ms
Notes to
(1) V
CCPD
must be 2.5 V when V
CCIO
is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V. V
CCPD
must be 3.0 V when V
CCIO
is 3.0 V. V
CCPD
must be 3.3 V when V
CCIO
is 3.3 V.
(2) PLL digital voltage is regulated from V
CCA_FPLL
.
(3) If you do not use the design security feature in Cyclone V devices, connect V
CCBAT
to a 1.5-V, 2.5-V, or 3.0-V power supply. The power-on reset
(POR) circuitry monitors V
CCBAT
. Cyclone V devices do not exit POR if V
CCBAT
is not powered up.
(4) This is also applicable to HPS power supply. For HPS power supply, refer to t
RAMP
specifications for standard POR when HPS_PORSEL = 0 and
t
RAMP
specifications for fast POR when HPS_PORSEL = 1.
(5) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance
requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.
lists the transceiver power supply recommended operating conditions for
Cyclone V GX, GT, SX, and ST devices.
Table 4. Transceiver Power Supply Operating Conditions for Cyclone V GX, GT, SX, and ST Devices
Symbol
V
CCH_GXBL
V
CCE_GXBL
V
CCL_GXBL
Notes to
(1) Altera recommends increasing the V
CCE_GXBL
and V
CCL_GXBL
typical value from 1.1 V to 1.2 V for Cyclone V GT FPGA systems which require full
compliance to the PCIe Gen2 transmit jitter specification. For more information about the maximum full duplex channels recommended in
Cyclone V GT and ST devices under this condition, refer to the
chapter.
(2) Altera recommends increasing the V
CCE_GXBL
and V
CCL_GXBL
typical value from 1.1 V to 1.2 V for full compliance to CPRI transmit jitter
specification at 4.9152 Gbps (Cyclone V GT and ST devices) and 6.144Gbps (Cyclone V GT devices only). For more information about the
maximum full duplex channels recommended in Cyclone V GT devices for CPRI 6.144 Gbps, refer to the
chapter.
(3) This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to
the PDN tool for the additional budget for the dynamic tolerance requirements.
Description
Transceiver high voltage power (left side)
Transmitter and receiver power (left side)
Clock network power (left side)
Minimum
2.375
1.07/1.17
1.07/1.17
Typical
2.5
1.1/1.2
1.1/1.2
Maximum
2.625
1.13/1.23
1.13/1.23
Unit
V
V
V
lists the steady-state voltage values expected from Cyclone V
system-on-a-chip (SoC) devices with ARM
®
-based hard processor system (HPS).
Power supply ramps must all be strictly monotonic, without plateaus.
Table 5. HPS Power Supply Operating Conditions for Cyclone V SE, SX, and ST Devices
(Part 1 of 2)
Symbol
V
CC_HPS
Description
HPS core voltage and periphery circuitry power
supply
HPS I/O pre-driver (3.3 V) power supply
V
CCPD_HPS
HPS I/O pre-driver (3.0 V) power supply
HPS I/O pre-driver (2.5 V) power supply
Minimum
1.07
3.135
2.85
2.375
Typical
1.1
3.3
3.0
2.5
Maximum
1.13
3.465
3.15
2.625
Unit
V
V
V
V
July 2014
Altera Corporation
Cyclone V Device Datasheet