欢迎访问ic37.com |
会员登录 免费注册
发布采购

5CEBA2F23C6N 参数 Datasheet PDF下载

5CEBA2F23C6N图片预览
型号: 5CEBA2F23C6N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, PBGA484, ROHS COMPLIANT, FBGA-484]
分类和应用: 可编程逻辑
文件页数/大小: 64 页 / 1355 K
品牌: INTEL [ INTEL ]
 浏览型号5CEBA2F23C6N的Datasheet PDF文件第55页浏览型号5CEBA2F23C6N的Datasheet PDF文件第56页浏览型号5CEBA2F23C6N的Datasheet PDF文件第57页浏览型号5CEBA2F23C6N的Datasheet PDF文件第58页浏览型号5CEBA2F23C6N的Datasheet PDF文件第60页浏览型号5CEBA2F23C6N的Datasheet PDF文件第61页浏览型号5CEBA2F23C6N的Datasheet PDF文件第62页浏览型号5CEBA2F23C6N的Datasheet PDF文件第63页  
Glossary  
Page 59  
Table 63. Glossary Table (Part 2 of 4)  
Letter  
Subject  
Definitions  
High-speed I/O block—Deserialization factor (width of parallel data bus).  
JTAG Timing Specifications:  
J
TMS  
TDI  
tJCP  
J
JTAG Timing  
Specifications  
tJCH  
t JCL  
tJPH  
tJPSU  
TCK  
TDO  
tJPXZ  
tJPZX  
tJPCO  
K
L
M
N
O
(1)  
Diagram of PLL Specifications  
CLKOUT Pins  
fOUT_EXT  
Switchover  
4
CLK  
fIN  
fINPFD  
N
GCLK  
RCLK  
Counters  
C0..C17  
fVCO  
VCO  
fOUT  
PFD  
CP  
LF  
Core Clock  
PLL  
Specifications  
P
Delta Sigma  
Modulator  
Key  
External Feedback  
Reconfigurable in User Mode  
Note:  
(1) Core Clock can only be fed by dedicated clock input pins or PLL outputs.  
Q
R
RL  
Receiver differential input discrete resistor (external to the Cyclone V device).  
December 2013 Altera Corporation  
Cyclone V Device Datasheet  
 复制成功!