AV-51002
2015.12.16
2-40
PLL Specifications
Symbol
Parameter
Min
—
Typ
—
Max
0.15
+750
175
Unit
Input clock cycle-to-cycle jitter (fREF ≥ 100 MHz)
Input clock cycle-to-cycle jitter (fREF < 100 MHz)
UI (p-p)
ps (p-p)
ps (p-p)
(170) (171)
tINCCJ
,
-750
—
—
Period Jitter for dedicated clock output in integer
PLL (fOUT ≥ 100 MHz)
—
(172)
tOUTPJ_DC
Period Jitter for dedicated clock output in integer
PLL (fOUT < 100 Mhz)
—
—
—
—
—
—
—
—
—
—
—
—
—
—
17.5
mUI (p-p)
ps (p-p)
Period Jitter for dedicated clock output in fractional
PLL (fOUT ≥ 100 MHz)
250(175)
,
175(173)
(172)
(172)
tFOUTPJ_DC
Period Jitter for dedicated clock output in fractional
PLL (fOUT < 100 MHz)
25(175)
,
mUI (p-p)
ps (p-p)
17.5 (173)
175
Cycle-to-cycle Jitter for a dedicated clock output in
integer PLL (fOUT ≥ 100 MHz)
tOUTCCJ_DC
Cycle-to-cycle Jitter for a dedicated clock output in
integer PLL (fOUT < 100 MHz)
17.5
mUI (p-p)
ps (p-p)
Cycle-to-cycle Jitter for a dedicated clock output in
fractional PLL (fOUT ≥ 100 MHz)
250(175)
175 (173)
,
(172)
tFOUTCCJ_DC
Cycle-to-cycle Jitter for a dedicated clock output in
fractional PLL (fOUT < 100 MHz)
25(175)
,
mUI (p-p)
17.5 (173)
(170)
A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter
< 120 ps.
(171)
(172)
The fREF is fIN/N specification applies when N = 1.
Peak-to-peak jitter with a probability level of 10–12 (14 sigma, 99.99999999974404% confidence level). The output jitter specification applies to the
intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different
measurement method and are available in the "Worst-Case DCD on Arria V GZ I/O Pins" table.
This specification only covered fractional PLL for low bandwidth. The fVCO for fractional value range 0.20–0.80 must be ≥ 1200 MHz.
(173)
Arria V GZ Device Datasheet
Send Feedback
Altera Corporation