欢迎访问ic37.com |
会员登录 免费注册
发布采购

5AGXFB3H4F35I5 参数 Datasheet PDF下载

5AGXFB3H4F35I5图片预览
型号: 5AGXFB3H4F35I5
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 622MHz, 362730-Cell, CMOS, PBGA1152, FBGA-1152]
分类和应用: 时钟可编程逻辑
文件页数/大小: 182 页 / 2239 K
品牌: INTEL [ INTEL ]
 浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第130页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第131页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第132页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第133页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第135页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第136页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第137页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第138页  
AV-51002  
2015.12.16  
2-32  
Clock Network Data Rate  
Clock Network Data Rate  
Table 2-29: Clock Network Maximum Data Rate Transmitter Specifications  
Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard  
message during the PHY IP instantiation.  
ATX PLL  
CMU PLL (160)  
fPLL  
Clock Network  
Non-bonded  
Mode (Gbps) Mode (Gbps)  
Bonded  
Channel  
Span  
Non-bonded  
Mode (Gbps) Mode (Gbps)  
Bonded  
Channel  
Span  
Non-bonded  
Mode (Gbps) Mode (Gbps)  
Bonded  
Channel  
Span  
x1 (161)  
x6 (161)  
x6 PLL Feedback (162)  
12.5  
6
6
12.5  
6
6
3.125  
3
12.5  
12.5  
8.0  
12.5  
12.5  
5.0  
3.125  
6
Side-wide  
8
Side-wide  
8
xN (PCIe)  
8.0  
8.0  
Up to 13  
channels  
above and  
below PLL  
Up to 13  
channels  
above  
and  
below  
PLL  
Up to 13  
channels  
above and  
below PLL  
8.01 to  
9.8304  
Up to 7  
channels  
above  
and  
below  
PLL  
xN (Native PHY IP)  
7.99  
7.99  
3.125  
3.125  
(160)  
(161)  
(162)  
ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.  
Channel span is within a transceiver bank.  
Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.  
Arria V GZ Device Datasheet  
Send Feedback  
Altera Corporation  
 复制成功!