欢迎访问ic37.com |
会员登录 免费注册
发布采购

5AGXFA5H4F35C5N 参数 Datasheet PDF下载

5AGXFA5H4F35C5N图片预览
型号: 5AGXFA5H4F35C5N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 622MHz, 190000-Cell, CMOS, PBGA1152, ROHS COMPLIANT, FBGA-1152]
分类和应用: 时钟可编程逻辑
文件页数/大小: 184 页 / 1761 K
品牌: INTEL [ INTEL ]
 浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第121页浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第122页浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第123页浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第124页浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第126页浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第127页浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第128页浏览型号5AGXFA5H4F35C5N的Datasheet PDF文件第129页  
AV-51002  
2017.02.10  
2-21  
Switching Characteristics  
Switching Characteristics  
Transceiver Performance Specifications  
Reference Clock  
Table 2-22: Reference Clock Specifications for Arria V GZ Devices  
Speed grades shown refer to the PMA Speed Grade in the device ordering code. e maximum data rate could be restricted by the Core/PCS speed  
grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more  
information about device ordering codes, refer to the Arria V Device Overview.  
Transceiver Speed Grade 2  
Transceiver Speed Grade 3  
Symbol/Description  
Conditions  
Unit  
Min Typ Max  
Min Typ Max  
Reference Clock  
Dedicated reference clock 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS,  
pin  
and HCSL  
Supported I/O Standards  
RX reference clock pin  
1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS  
Input Reference Clock  
Frequency  
40  
710  
40  
710  
710  
MHz  
MHz  
(CMU PLL) (137)  
Input Reference Clock  
Frequency  
100  
710  
100  
(ATX PLL)(137)  
(137)  
e input reference clock frequency options depend on the data rate and the device speed grade.  
Arria V GZ Device Datasheet  
Send Feedback  
Altera Corporation