欢迎访问ic37.com |
会员登录 免费注册
发布采购

571 参数 Datasheet PDF下载

571图片预览
型号: 571
PDF下载: 下载PDF文件 查看货源
内容描述: 奔腾4处理器,支持超线程技术 [Pentium 4 Processors Supporting Hyper-Threading Technology]
分类和应用:
文件页数/大小: 96 页 / 1585 K
品牌: INTEL [ INTEL ]
 浏览型号571的Datasheet PDF文件第17页浏览型号571的Datasheet PDF文件第18页浏览型号571的Datasheet PDF文件第19页浏览型号571的Datasheet PDF文件第20页浏览型号571的Datasheet PDF文件第22页浏览型号571的Datasheet PDF文件第23页浏览型号571的Datasheet PDF文件第24页浏览型号571的Datasheet PDF文件第25页  
Electrical Specifications  
2.6  
FSB Signal Groups  
The FSB signals have been combined into groups by buffer type. GTL+ input signals have  
differential input buffers, which use GTLREF as a reference level. In this document, the term  
"GTL+ Input" refers to the GTL+ input group as well as the GTL+ I/O group when receiving.  
Similarly, "GTL+ Output" refers to the GTL+ output group as well as the GTL+ I/O group when  
driving.  
With the implementation of a source synchronous data bus comes the need to specify two sets of  
timing parameters. One set is for common clock signals which are dependent upon the rising edge  
of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second set is for the source synchronous signals  
which are relative to their respective strobe lines (data and address) as well as the rising edge of  
BCLK0. Asychronous signals are still present (A20M#, IGNNE#, etc.) and can become active at  
any time during the clock cycle. Table 2-3 identifies which signals are common clock, source  
synchronous, and asynchronous.  
Table 2-3. FSB Signal Groups  
Signal Group  
Type  
Signals1  
Synchronous to  
BCLK[1:0]  
GTL+ Common Clock Input  
GTL+ Common Clock I/O  
BPRI#, DEFER#, RS[2:0]#, RSP#, TRDY#  
Synchronous to  
BCLK[1:0]  
AP[1:0]#, ADS#, BINIT#, BNR#, BPM[5:0]#, BR0#, DBSY#,  
DP[3:0]#, DRDY#, HIT#, HITM#, LOCK#, MCERR#  
Signals  
Associated Strobe  
REQ[4:0]#, A[16:3]#3  
A[35:17]#3  
ADSTB0#  
Synchronous to assoc.  
strobe  
ADSTB1#  
GTL+ Source Synchronous I/O  
D[15:0]#, DBI0#  
D[31:16]#, DBI1#  
D[47:32]#, DBI2#  
D[63:48]#, DBI3#  
DSTBP0#, DSTBN0#  
DSTBP1#, DSTBN1#  
DSTBP2#, DSTBN2#  
DSTBP3#, DSTBN3#  
Synchronous to  
BCLK[1:0]  
GTL+ Strobes  
ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]#  
A20M#, IGNNE#, INIT#, LINT0/INTR, LINT1/NMI, SMI#,  
STPCLK#, RESET#  
GTL+ Asynchronous Input  
GTL+ Asynchronous Output  
GTL+ Asynchronous Input/Output  
TAP Input  
FERR#/PBE#, IERR#, THERMTRIP#  
PROCHOT#  
Synchronous to TCK  
Synchronous to TCK  
Clock  
TCK, TDI, TMS, TRST#  
TDO  
TAP Output  
FSB Clock  
BCLK[1:0], ITP_CLK[1:0]2  
VCC, VTT, VCCA, VCCIOPLL, VID[5:0], VSS, VSSA, GTLREF,  
COMP[1:0], RESERVED, TESTHI[13:0], THERMDA,  
THERMDC, VCC_SENSE, VSS_SENSE, BSEL[2:0],  
SKTOCC#, DBR#2, VTTPWRGD, BOOTSELECT, PWRGOOD,  
VTT_OUT_LEFT, VTT_OUT_RIGHT, VTT_SEL, LL_ID[1:0],  
FCx, VSS_MB_REGULATION, VCC_MB_REGULATION,  
MSID[1:0]  
Power/Other  
Datasheet  
21