欢迎访问ic37.com |
会员登录 免费注册
发布采购

313072-002 参数 Datasheet PDF下载

313072-002图片预览
型号: 313072-002
PDF下载: 下载PDF文件 查看货源
内容描述: 高级内存缓冲器 [Advanced Memory Buffer]
分类和应用:
文件页数/大小: 250 页 / 3863 K
品牌: INTEL [ INTEL ]
 浏览型号313072-002的Datasheet PDF文件第16页浏览型号313072-002的Datasheet PDF文件第17页浏览型号313072-002的Datasheet PDF文件第18页浏览型号313072-002的Datasheet PDF文件第19页浏览型号313072-002的Datasheet PDF文件第21页浏览型号313072-002的Datasheet PDF文件第22页浏览型号313072-002的Datasheet PDF文件第23页浏览型号313072-002的Datasheet PDF文件第24页  
FBD Channel Interface  
the data driven to the subsequent DIMMs is re-sampled in the AMB to reduce jitter. The  
lowest latency implementation would use the derived clock to retransmit the outbound  
signal. The second DIMM will see the phase shift as a slight change in the position of  
the data eye at its receiver. The clock tracking loop filter in the second DIMM will  
measure several bit cells and may eventually determine that it should adjust the phase  
of its derived clock to capture the data closer to the center of the new data eye  
location. Only when the second DIMM makes its phase change will the effect propagate  
to the third DIMM. More detail of the data sampling technique may be found in the  
“High Speed Differential Point-to-Point Link at 1.5V for Fully Buffered DIMM  
Specification.  
2.5.1.2  
Accumulated Tracking Effects (Re-Sync Option)  
An alternative implementation would place a voltage/thermal (VT) drift compensation  
buffer between the receiver and the transmitter section of the AMB I/O cell. The drift  
compensation buffer would re-synchronize the signal with a multiple of the reference  
clock. This buffer would have to be deep enough to handle the absolute magnitude of  
delay change of the daisy-chain channel over voltage and temperature. More detail of  
the data sampling technique may be found in the “High Speed Differential Point-to-  
Point Link at 1.5V for Fully Buffered DIMM Specification.  
2.5.2  
Other Channel Configuration Modes  
Other channel electrical configuration parameters that should be set up prior to link  
initialization include  
• Link frequency (LINKPARNXT.CFREQ)  
• SB Transmitter drive current (FBDSBCFGNXT.SBTXDRVCUR)  
• SB Transmitter de-emphasis values (FBDSBCFGNXT.SBTXPREEMP)  
• NB Transmitter drive current (FBDNBCFGNXT.NBTXDRVCUR)  
• NB Transmitter de-emphasis values (FBDNBCFGNXT.NBTXPREEMP)  
The parameters contained in these registers are described more completely in the  
“High Speed Differential Point-to-Point Link at 1.5V for Fully Buffered DIMM  
Specification.  
Additional channel configuration registers that should be set up prior to link  
initialization include  
• First 6 bytes of the SPD parameter registers  
— SPDPAR01NXT,SPDPAR23NXT,SPDPAR45NXT  
• FBD Bit Lock Time Out Register (FBDLOCKTO)  
2.5.3  
Lane to Lane Skew on a Channel  
The FBD Channel is expected to support a maximum skew of up to 46UI. The deskew  
buffers on an individual AMB need to be able to support this amount of accumulated  
skew. The actual skew observed will be a function of the skew introduced by platform  
layout, DIMM layout, the number of active AMBs in the channel and skew introduced by  
AMBs.  
20  
Intel® 6400/6402 Advanced Memory Buffer Datasheet