欢迎访问ic37.com |
会员登录 免费注册
发布采购

313072-002 参数 Datasheet PDF下载

313072-002图片预览
型号: 313072-002
PDF下载: 下载PDF文件 查看货源
内容描述: 高级内存缓冲器 [Advanced Memory Buffer]
分类和应用:
文件页数/大小: 250 页 / 3863 K
品牌: INTEL [ INTEL ]
 浏览型号313072-002的Datasheet PDF文件第114页浏览型号313072-002的Datasheet PDF文件第115页浏览型号313072-002的Datasheet PDF文件第116页浏览型号313072-002的Datasheet PDF文件第117页浏览型号313072-002的Datasheet PDF文件第119页浏览型号313072-002的Datasheet PDF文件第120页浏览型号313072-002的Datasheet PDF文件第121页浏览型号313072-002的Datasheet PDF文件第122页  
DDR MemBIST  
underflow is applied to the next, or Z, counter. When counter Z reaches its limit, its  
overflow or underflow is applied to counter X. A counter that overflows or underflows  
resets to its initial starting value and continues counting from that value.  
When using XZY addressing, MemBIST accesses the banks specified by  
MB_START_ADDR and MB_END_ADDR (with range addressing) or bank 0 through the  
MTR limit (with full addressing).  
When using XZY addressing, MemBIST accesses multiple banks.  
• With range addressing (MBCSR:atype = 0x2), the banks accessed are in the  
inclusive range specified by MB_START_ADDR:ba and MB_END_ADDR:ba.  
• With full addressing (MBCSR:atype = 0x3), the bank address is bank 0 through the  
MTR limit.  
When using Fast X, Fast Y or Fast XY addressing, MemBIST will traverse a single bank.  
• With range addressing (MBCSR:atype = 0x2), the bank is specified by  
MB_START_ADDR:ba. MB_END_ADDR:ba is ignored.  
• With full addressing (MBCSR:atype = 0x3), the bank address is always 0.  
The direction of sequencing through the test address space is chosen using the  
MBCSR:adir field. In this field, either incrementing addresses or decrementing  
addresses may be selected. The beginning and ending addresses for the counters  
depend upon the choice of addressing type programmed in MBCSR:atype. With range  
addressing, the counter limits are specified in MB_START_ADDR and in  
MB_END_ADDR. With full addressing, the counter limits are 0 and the MTR limit for  
each counter. Special cases which exist for the bank address are specified in  
Table 11-4.  
11.3.2.4  
Details and Examples  
11.3.2.4.1  
Fast Y  
Figure 11-2 below depicts how Fast Y with incrementing addresses cycles through a  
range of addresses specified by MB_START_ADDR and MB_END_ADDR. In this  
execution mode, Z, or bank address, is held constant (except in the case of dynamic  
address inversion mode, DAI, mentioned later). The order in which the locations are  
accessed is shown in the boxes representing the memory locations. Note that the Y (or  
column) address counter counts from Ys to Ye before incrementing the X (or row)  
address counter and beginning again at Ys. This process continues until both the X and  
Y address counters reach their end values simultaneously. This ending condition  
results in the address range being covered once. The name “Fast Y” is descriptive of  
this testing order in which the Y address range changes faster than the X address  
range.  
118  
Intel® 6400/6402 Advanced Memory Buffer Datasheet  
 复制成功!