欢迎访问ic37.com |
会员登录 免费注册
发布采购

243658-020 参数 Datasheet PDF下载

243658-020图片预览
型号: 243658-020
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔赛扬处理器高达1.10 GHz的 [Intel Celeron Processor up to 1.10 GHz]
分类和应用:
文件页数/大小: 128 页 / 2501 K
品牌: INTEL [ INTEL ]
 浏览型号243658-020的Datasheet PDF文件第30页浏览型号243658-020的Datasheet PDF文件第31页浏览型号243658-020的Datasheet PDF文件第32页浏览型号243658-020的Datasheet PDF文件第33页浏览型号243658-020的Datasheet PDF文件第35页浏览型号243658-020的Datasheet PDF文件第36页浏览型号243658-020的Datasheet PDF文件第37页浏览型号243658-020的Datasheet PDF文件第38页  
Intel® Celeron® Processor up to 1.10 GHz  
2.12  
System Bus AC Specifications  
The Celeron processor system bus timings specified in this section are defined at the Intel Celeron  
processor edge fingers and the processor core pins. Timings specified at the processor edge fingers  
only apply to the S.E.P. Package and timings given at the processor core pins apply to all S.E.P.  
Package and PGA packages. Unless otherwise specified, timings are tested at the processor core  
during manufacturing. Timings at the processor edge fingers are specified by design  
characterization. See Section 7.0 for the Intel Celeron processor signal definitions. Note that at  
66 MHz system bus operation, the Intel Celeron processor timings at the processor edge  
fingers are identical to the Pentium II processor timings at the edge fingers. See the Pentium®  
II Processor at 233, 266, 300, and 333 MHz (Order Number 243335) for more detail.  
Table 9 through Table 26 list the AC specifications associated with the Intel Celeron processor  
system bus. These specifications are broken into the following categories: Table 9 through Table 12  
contain the system bus clock specifications, Table 13 and Table 14 contain the AGTL+  
specifications, Table 17 and Table 18 are the CMOS signal group specifications, Table 20 contains  
timings for the Reset conditions, Table 22 and Table 23 cover APIC bus timing, and Table 25 and  
Table 26 cover TAP timing. For each pair of tables, the first table contains timing specifications for  
measurement or simulation at the processor edge fingers. The second table contains specifications  
for simulation at the processor core pads.  
All Intel Celeron processor system bus AC specifications for the AGTL+ signal group are relative  
to the rising edge of the BCLK input. All AGTL+ timings are referenced to VREF for both ‘0’ and  
‘1’ logic levels unless otherwise specified.  
The timings specified in this section should be used in conjunction with the I/O buffer models  
provided by Intel. These I/O buffer models, which include package information, are available in  
Quad format as the Intel Celeron® Processor I/O Buffer Models, Quad XTK Format (Electronic  
Form). AGTL+ layout guidelines are also available in AP-585, Pentium® II Processor AGTL+  
Guidelines (Order Number 243330).  
Care should be taken to read all notes associated with a particular timing parameter.  
34  
Datasheet