欢迎访问ic37.com |
会员登录 免费注册
发布采购

IN74HC193D 参数 Datasheet PDF下载

IN74HC193D图片预览
型号: IN74HC193D
PDF下载: 下载PDF文件 查看货源
内容描述: 可预置4位二进制加/减计数器高性能硅栅CMOS [Presettable 4-Bit Binary UP/DOWN Counter High-Performance Silicon-Gate CMOS]
分类和应用: 计数器
文件页数/大小: 7 页 / 232 K
品牌: INTEGRAL [ INTEGRAL CORP. ]
 浏览型号IN74HC193D的Datasheet PDF文件第2页浏览型号IN74HC193D的Datasheet PDF文件第3页浏览型号IN74HC193D的Datasheet PDF文件第4页浏览型号IN74HC193D的Datasheet PDF文件第5页浏览型号IN74HC193D的Datasheet PDF文件第6页浏览型号IN74HC193D的Datasheet PDF文件第7页  
TECHNICAL DATA  
IN74HC193  
Presettable 4-Bit Binary UP/DOWN Counter  
High-Performance Silicon-Gate CMOS  
The IN74HC193 is identical in pinout to the LS/ALS193. The  
device inputs are compatible with standard CMOS outputs; with pullup  
resistors, they are compatible with LS/ALSTTL outputs.  
The counter has two separate clock inputs, a Count Up Clock and  
Count Down Clock inputs. The direction of counting is determined by  
which input is clocked. The outputs change state synchronous with the  
LOW-to-HIGH transitions on the clock inputs. This counter may be  
preset by entering the desired data on the P0, P1, P2, P3 input. When  
the Parallel Load input is taken low the data is loaded independently of  
ORDERING INFORMATION  
either clock input. This feature allows the counters to be used as  
devide-by-n by modifying the count lenght with the preset inputs. In  
addition the counter can also be cleared. This is accomplished by  
inputting a high on the Master Reset input. All 4 internal stages are set  
to low independently of either clock input.Both a Terminal Count  
Down (TCD) and Terminal Count Up (TCU) Outputs are provided to  
enable cascading of both up and down counting functions. The TCD  
output produces a negative going pulse when the counter underflows  
and TCU outputs a pulse when the counter overflows. The counter can  
be cascaded by connecting the TCU and TCD outputs of one device to  
the Count Up Clock and Count Down Clock inputs, respectively, of the  
next device.  
IN74HC193N Plastic  
IN74HC193D SOIC  
TA = -55° to 125° C for all packages  
PIN ASSIGNMENT  
Outputs Directly Interface to CMOS, NMOS, and TTL  
Operating Voltage Range: 2.0 to 6.0 V  
Low Input Current: 1.0 µA  
High Noise Immunity Characteristic of CMOS Devices  
LOGIC DIAGRAM  
PIN 16 =VCC  
PIN 8 = GND  
258