欢迎访问ic37.com |
会员登录 免费注册
发布采购

IN74HC165AD 参数 Datasheet PDF下载

IN74HC165AD图片预览
型号: IN74HC165AD
PDF下载: 下载PDF文件 查看货源
内容描述: 8位串行或并行输入/串行输出移位寄存器高性能硅栅CMOS [8-Bit Serial or Parallel-Input/ Serial-Output Shift Register High-Performance Silicon-Gate CMOS]
分类和应用: 移位寄存器
文件页数/大小: 8 页 / 356 K
品牌: IKSEMICON [ IK SEMICON CO., LTD ]
 浏览型号IN74HC165AD的Datasheet PDF文件第2页浏览型号IN74HC165AD的Datasheet PDF文件第3页浏览型号IN74HC165AD的Datasheet PDF文件第4页浏览型号IN74HC165AD的Datasheet PDF文件第5页浏览型号IN74HC165AD的Datasheet PDF文件第6页浏览型号IN74HC165AD的Datasheet PDF文件第7页浏览型号IN74HC165AD的Datasheet PDF文件第8页  
TECHNICAL DATA  
IN74HC165A  
8-Bit Serial or Parallel-Input/  
Serial-Output Shift Register  
High-Performance Silicon-Gate CMOS  
The IN74HC165A is identical in pinout to the LS/ALS165. The  
device inputs are compatible with standard CMOS outputs; with pullup  
resistors, they are compatible with LS/ALSTTL outputs.  
This device is an 8-bit shift register with complementary outputs from  
the last stage. Data may be loaded into the register either in parallel or in  
serial form. When the Serial Shift/ Parallel Load input is low, the data is  
loaded asynchronously in parallel. When the Serial Shift/Parallel Load  
input is high, the data is loaded serially on the rising edge of either Clock  
or Clock Inhibit (see the Function Table).  
The 2-input NOR clock may be used either by combining two  
independent clock sources or by designating one of the clock inputs to act  
as a clock inhibit.  
ORDERING INFORMATION  
IN74HC165AN Plastic  
IN74HC165AD SOIC  
TA = -55° to 125° C for all packages  
Outputs Directly Interface to CMOS, NMOS, and TTL  
Operating Voltage Range: 2.0 to 6.0 V  
Low Input Current: 1.0 µA  
High Noise Immunity Characteristic of CMOS Devices  
LOGIC DIAGRAM  
PIN ASSIGNMENT  
PIN 16=VCC  
PIN 8 = GND  
FUNCTION TABLE  
Inputs  
Clock  
Internal Stages  
Output  
QH  
Operation  
Serial Shift/  
Clock  
S
A-H  
QA  
QB-QG  
Parallel Load  
Inhibit  
A
L
H
H
H
X
L
L
X
L
a...h  
X
a
L
H
b-g  
h
Asynchronous Parallel Load  
Serial Shift via Clock  
QAn-QFn  
QAn-QFn  
QGn  
QGn  
H
X
H
H
L
L
L
X
X
L
QAn-QFn  
QAn-QFn  
QGn  
QGn  
Serial Shift via Clock  
Inhibit  
H
H
H
H
X
H
L
H
X
L
X
X
X
X
X
X
no change  
Inhibited Clock  
H
no change  
No Clock  
X = Don’t Care  
QAn-QFn = Data shifted from the preceding stage  
Rev. 00