欢迎访问ic37.com |
会员登录 免费注册
发布采购

307M-02IT 参数 Datasheet PDF下载

307M-02IT图片预览
型号: 307M-02IT
PDF下载: 下载PDF文件 查看货源
内容描述: [Clock Generator, 200MHz, PDSO16, 0.150 INCH, SOIC-16]
分类和应用: 时钟光电二极管外围集成电路晶体
文件页数/大小: 10 页 / 248 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号307M-02IT的Datasheet PDF文件第1页浏览型号307M-02IT的Datasheet PDF文件第2页浏览型号307M-02IT的Datasheet PDF文件第3页浏览型号307M-02IT的Datasheet PDF文件第5页浏览型号307M-02IT的Datasheet PDF文件第6页浏览型号307M-02IT的Datasheet PDF文件第7页浏览型号307M-02IT的Datasheet PDF文件第8页浏览型号307M-02IT的Datasheet PDF文件第9页  
ICS307-01/-02
SERIALLY PROGRAMMABLE CLOCK SOURCE
SER PROG CLOCK SYNTHESIZER
Setting the Device Characteristics
The tables below show the settings which can be configured, as well as the VCO and Reference dividers.
Table 1. Output Divide and Maximum Output Frequency
S2
0
0
0
0
1
1
1
1
S1
0
0
1
1
0
0
1
1
S0
0
1
0
1
0
1
0
1
CLK1 Output
Divide
10
2
8
4
5
7
3
6
Max. Frequency
5 V or 3.3 V (MHz)
40
200
50
100
80
55
135
67
Max. Frequency
Industrial Temp. Version
36
180
45
90
72
50
120
60
Table 2. CLK2 Output
F1
0
0
1
1
F0
0
1
0
1
CLK2
REF
F
REF
/2
OFF (Low)
F
CLK1
/2
Table 3. Output Duty Cycle Configuration
TTL
0
1
Duty Cycle Measured At
1.4 V
VDD/2
Recommended VDD
5V
3.3 V
Note: The TTL bit optimizes the duty cycle at different VDD. When VDD is 5 V, set to 0 for a near-50% duty
cycle with TTL levels. When VDD is 3.3 V, set this bit to 1 so the 50% duty cycle is achieved at VDD/2.
Table 4. Crystal Load Capacitance
C1
0
0
1
1
C0
0
1
0
1
VDD = 5V
22.3 - 0.083 f
23.1 - 0.093 f
23.7 - 0.106 f
24.4 - 0.120 f
VDD = 3.3V
22.1 - 0.094 f
22.9 - 0.108 f
23.5 - 0.120 f
24.2 - 0.135 f
Note: f is the crystal frequency in MHz between 10 and 27 MHz. Effective load capacitance will be higher
for crystal frequencies lower than 10 MHz. If a clock input is used, set C1 = 0 and C0 = 0.
IDT™ / ICS™
SERIALLY PROGRAMMABLE CLOCK SOURCE
4
ICS307-01/-02 REV H 090209