欢迎访问ic37.com |
会员登录 免费注册
发布采购

270GI-XXT 参数 Datasheet PDF下载

270GI-XXT图片预览
型号: 270GI-XXT
PDF下载: 下载PDF文件 查看货源
内容描述: [Clock Generator, 200MHz, CMOS, PDSO20, 0.173 INCH, TSSOP-20]
分类和应用: 时钟光电二极管外围集成电路晶体
文件页数/大小: 11 页 / 218 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号270GI-XXT的Datasheet PDF文件第1页浏览型号270GI-XXT的Datasheet PDF文件第2页浏览型号270GI-XXT的Datasheet PDF文件第3页浏览型号270GI-XXT的Datasheet PDF文件第5页浏览型号270GI-XXT的Datasheet PDF文件第6页浏览型号270GI-XXT的Datasheet PDF文件第7页浏览型号270GI-XXT的Datasheet PDF文件第8页浏览型号270GI-XXT的Datasheet PDF文件第9页  
ICS270
TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK
EPROM VCXO AND SYNTHESIZER
error
xtal
=actual initial accuracy (in ppm) of the crystal being
measured
If the centering error is less than ±25 ppm, no adjustment is
needed. If the centering error is more than 25ppm negative,
the PC board has excessive stray capacitance and a new
PCB layout should be considered to reduce stray
capacitance. (Alternately, the crystal may be re-specified to
a higher load capacitance. Contact IDT for details.) If the
centering error is more than 25 ppm positive, add identical
fixed centering capacitors from each crystal pin to ground.
The value for each of these caps (in pF) is given by: External
Capacitor = 2 x (centering error)/(trim sensitivity)
Trim sensitivity is a parameter which can be supplied by your
crystal vendor. If you do not know the value, assume it is 30
ppm/pF. After any changes, repeat the measurement to
verify that the remaining error is acceptably low (typically
less than ±25 ppm).
IDT VersaClock Software
IDT applies years of PLL optimization experience into a user
friendly software that accepts the user’s target reference
clock and output frequencies and generates the lowest jitter,
lowest power configuration, with only a press of a button.
The user does not need to have prior PLL experience or
determine the optimal VCO frequency to support multiple
output frequencies.
VersaClock software quickly evaluates accessible VCO
frequencies with available output divide values and provides
an easy to understand, bar code rating for the target output
frequencies. The user may evaluate output accuracy,
performance trade-off scenarios in seconds.
ICS270 Configuration Capabilities
The architecture of the ICS270 allows the user to easily
configure the device to a wide range of output frequencies,
for a given input reference frequency.
The frequency multiplier PLL provides a high degree of
precision. The M/N values (the multiplier/divide values
available to generate the target VCO frequency) can be set
within the range of M = 1 to 1024 and N = 1 to 32,895.
The ICS270 also provides separate output divide values,
from 2 through 63, to allow the two output clock banks to
support widely differing frequency values from the same
PLL.
Each output frequency can be represented as:
OutputFreq
=
REFFreq
M
----
-
N
Output Drive Control
The ICS270 has two output drive settings. Low drive should
be selected when outputs are less than 100 MHz. High drive
should be selected when outputs are greater than 100 MHz.
(Consult the AC Electrical Characteristics for output rise and
fall times for each drive option.)
IDT™ / ICS™
TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK
4
ICS270
REV D 052008