欢迎访问ic37.com |
会员登录 免费注册
发布采购

2305B-1HDCG 参数 Datasheet PDF下载

2305B-1HDCG图片预览
型号: 2305B-1HDCG
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V零延迟时钟缓冲器 [3.3V ZERO DELAY CLOCK BUFFER]
分类和应用: 时钟驱动器逻辑集成电路光电二极管PC
文件页数/大小: 12 页 / 180 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号2305B-1HDCG的Datasheet PDF文件第2页浏览型号2305B-1HDCG的Datasheet PDF文件第3页浏览型号2305B-1HDCG的Datasheet PDF文件第4页浏览型号2305B-1HDCG的Datasheet PDF文件第5页浏览型号2305B-1HDCG的Datasheet PDF文件第7页浏览型号2305B-1HDCG的Datasheet PDF文件第8页浏览型号2305B-1HDCG的Datasheet PDF文件第9页浏览型号2305B-1HDCG的Datasheet PDF文件第10页  
IDT2305B
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
ZERO DELAY AND SKEW CONTROL
All outputs should be uniformly loaded in order to achieve Zero I/O Delay. Since the CLKOUT pin is the internal feedback for the PLL, its relative
loading can affect and adjust the input/output delay. The Output Load Difference diagram illustrates the PLL's relative loading with respect to the other
outputs that can adjust the Input-Output (I/O) Delay.
For designs utilizing zero I/O Delay, all outputs including CLKOUT must be equally loaded. Even if the output is not used, it must have a capacitive
load equal to that on the other outputs in order to obtain true zero I/O Delay. If I/O Delay adjustments are needed, use the Output Load Difference diagram
to calculate loading differences between the CLKOUT pin and other outputs. For zero output-to-output skew, all outputs must be loaded equally.
REF TO CLKA/CLKB RELAY vs. OUTPUT LOAD DIFFERENCE BETWEEN CLKOUT PIN AND CLKA/CLKB PINS
REF to CLKA/CLKB Delay (ps)
OUTPUT LOAD DIFFERENCE BETWEEN CLKOUT PIN AND CLKA/CLKB PINS (pF)
6