欢迎访问ic37.com |
会员登录 免费注册
发布采购

1893BYI-10T 参数 Datasheet PDF下载

1893BYI-10T图片预览
型号: 1893BYI-10T
PDF下载: 下载PDF文件 查看货源
内容描述: [Ethernet Transceiver, 1-Trnsvr, CMOS, PQFP64, 10 X 10 MM, 1 MM HEIGHT, TQFP-64]
分类和应用: 以太网:16GBASE-T电信电信集成电路
文件页数/大小: 143 页 / 1923 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1893BYI-10T的Datasheet PDF文件第1页浏览型号1893BYI-10T的Datasheet PDF文件第2页浏览型号1893BYI-10T的Datasheet PDF文件第3页浏览型号1893BYI-10T的Datasheet PDF文件第5页浏览型号1893BYI-10T的Datasheet PDF文件第6页浏览型号1893BYI-10T的Datasheet PDF文件第7页浏览型号1893BYI-10T的Datasheet PDF文件第8页浏览型号1893BYI-10T的Datasheet PDF文件第9页  
ICS1893BY-10
3.3-V 10Base-T/100Base-TX Integrated PHYceiver™
ICS1893BY-10 Data Sheet - Release
TSD
Table of Contents
Table of Contents
Section
Chapter 7
7.1
7.1.1
7.1.2
7.1.3
7.1.4
7.2
7.2.1
7.2.2
7.2.3
7.2.4
7.2.5
7.2.6
7.2.7
7.2.8
7.2.9
7.2.10
7.3
7.3.1
7.3.2
7.3.3
7.3.4
7.3.5
7.3.6
7.3.7
7.3.8
7.3.9
7.3.10
7.3.11
7.3.12
7.3.13
7.4
Title
Page
Management Register Set ............................................................................................... 56
Introduction to Management Register Set .............................................................57
Management Register Set Outline .........................................................................57
Management Register Bit Access ..........................................................................58
Management Register Bit Default Values ..............................................................58
Management Register Bit Special Functions .........................................................59
Register 0: Control Register ...................................................................................60
Reset (bit 0.15) ......................................................................................................60
Loopback Enable (bit 0.14) ....................................................................................61
Data Rate Select (bit 0.13) .....................................................................................61
Auto-Negotiation Enable (bit 0.12) .........................................................................61
Low Power Mode (bit 0.11) ....................................................................................62
Isolate (bit 0.10) ......................................................................................................62
Restart Auto-Negotiation (bit 0.9) ..........................................................................62
Duplex Mode (bit 0.8) .............................................................................................63
Collision Test (bit 0.7) ............................................................................................63
IEEE Reserved Bits (bits 0.6:0) .............................................................................63
Register 1: Status Register ....................................................................................64
100Base-T4 (bit 1.15) ............................................................................................64
100Base-TX Full Duplex (bit 1.14) .........................................................................65
100Base-TX Half Duplex (bit 1.13) ........................................................................65
10Base-T Full Duplex (bit 1.12) .............................................................................65
10Base-T Half Duplex (bit 1.11) .............................................................................65
IEEE Reserved Bits (bits 1.10:7) ...........................................................................66
MF Preamble Suppression (bit 1.6) .......................................................................66
Auto-Negotiation Complete (bit 1.5) .......................................................................66
Remote Fault (bit 1.4) ............................................................................................67
Auto-Negotiation Ability (bit 1.3) ............................................................................67
Link Status (bit 1.2) ................................................................................................67
Jabber Detect (bit 1.1) ...........................................................................................68
Extended Capability (bit 1.0) ..................................................................................68
Register 2: PHY Identifier Register ........................................................................69
ICS1893BY-10 Rev A 3/24/04
Copyright © 2004, Integrated Circuit Systems, Inc.
All rights reserved.
4
4
March, 2004
ICS1893BY-10
IDT™ / ICS™
3.3-V 10Base-T/100Base-TX Integrated PHYceiver™