欢迎访问ic37.com |
会员登录 免费注册
发布采购

1338-31DCGI8 参数 Datasheet PDF下载

1338-31DCGI8图片预览
型号: 1338-31DCGI8
PDF下载: 下载PDF文件 查看货源
内容描述: 带电池备份非易失性RAM实时时钟 [REAL-TIME CLOCK WITH BATTERY BACKED NON-VOLATILE RAM]
分类和应用: 电池时钟
文件页数/大小: 23 页 / 433 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1338-31DCGI8的Datasheet PDF文件第4页浏览型号1338-31DCGI8的Datasheet PDF文件第5页浏览型号1338-31DCGI8的Datasheet PDF文件第6页浏览型号1338-31DCGI8的Datasheet PDF文件第7页浏览型号1338-31DCGI8的Datasheet PDF文件第9页浏览型号1338-31DCGI8的Datasheet PDF文件第10页浏览型号1338-31DCGI8的Datasheet PDF文件第11页浏览型号1338-31DCGI8的Datasheet PDF文件第12页  
IDT1338
REAL-TIME CLOCK WITH BATTERY BACKED NON-VOLATILE RAM
RTC
I
2
C Serial Data Bus
The IDT1338 supports the I
2
C bus protocol. A device that
sends data onto the bus is defined as a transmitter and a
device receiving data as a receiver. The device that controls
the message is called a master. The devices that are
controlled by the master are referred to as slaves. The bus
must be controlled by a master device that generates the
serial clock (SCL), controls the bus access, and generates
the START and STOP conditions. The IDT1338 operates as
a slave on the I
2
C bus. Within the bus specifications, a
standard mode (100 kHz maximum clock rate) and a fast
mode (400 kHz maximum clock rate) are defined. The
IDT1338 works in both modes. Connections to the bus are
made via the open-drain I/O lines SDA and SCL.
The following bus protocol has been defined (see the “Data
Transfer on I
2
C Serial Bus” figure):
Acknowledge:
Each receiving device, when addressed, is
obliged to generate an acknowledge after the reception of
each byte. The master device must generate an extra clock
pulse that is associated with this acknowledge bit.
A device that acknowledges must pull down the SDA line
during the acknowledge clock pulse in such a way that the
SDA line is stable LOW during the HIGH period of the
acknowledge related clock pulse. Of course, setup and hold
times must be taken into account. A master must signal an
end of data to the slave by not generating an acknowledge
bit on the last byte that has been clocked out of the slave. In
this case, the slave must leave the data line HIGH to enable
the master to generate the STOP condition.
Data transfer may be initiated only when the bus is not
busy.
During data transfer, the data line must remain stable
whenever the clock line is HIGH. Changes in the data line
while the clock line is HIGH are interpreted as control
signals.
Accordingly, the following bus conditions have been defined:
Bus not busy:
Both data and clock lines remain HIGH.
Start data transfer:
A change in the state of the data line,
from HIGH to LOW, while the clock is HIGH, defines a
START condition.
Stop data transfer:
A change in the state of the data line,
from LOW to HIGH, while the clock line is HIGH, defines the
STOP condition.
Data valid:
The state of the data line represents valid data
when, after a START condition, the data line is stable for the
duration of the HIGH period of the clock signal. The data on
the line must be changed during the LOW period of the clock
signal. There is one clock pulse per bit of data.
Each data transfer is initiated with a START condition and
terminated with a STOP condition. The number of data
bytes transferred between START and STOP conditions is
not limited, and is determined by the master device. The
information is transferred byte-wise and each receiver
acknowledges with a ninth bit.
IDT™
REAL-TIME CLOCK WITH BATTERY BACKED NON-VOLATILE RAM 8
IDT1338
REV J 111009