欢迎访问ic37.com |
会员登录 免费注册
发布采购

1337CSRI 参数 Datasheet PDF下载

1337CSRI图片预览
型号: 1337CSRI
PDF下载: 下载PDF文件 查看货源
内容描述: 具有I2C串行接口实时时钟 [REAL-TIME CLOCK WITH I2C SERIAL INTERFACE]
分类和应用: 计时器或实时时钟微控制器和处理器外围集成电路光电二极管
文件页数/大小: 24 页 / 368 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1337CSRI的Datasheet PDF文件第6页浏览型号1337CSRI的Datasheet PDF文件第7页浏览型号1337CSRI的Datasheet PDF文件第8页浏览型号1337CSRI的Datasheet PDF文件第9页浏览型号1337CSRI的Datasheet PDF文件第11页浏览型号1337CSRI的Datasheet PDF文件第12页浏览型号1337CSRI的Datasheet PDF文件第13页浏览型号1337CSRI的Datasheet PDF文件第14页  
IDT1337  
REAL-TIME CLOCK WITH I2C SERIAL INTERFACE  
RTC  
2
Data Transfer on I C Serial Bus  
Depending upon the state of the R/W bit, two types of data  
transfer are possible:  
bit (see the “Data Write–Slave Receiver Mode” figure). The  
slave address byte is the first byte received after the START  
condition is generated by the master. The slave address  
byte contains the 7-bit IDT1337 address, which is 1101000,  
followed by the direction bit (R/W), which is 0 for a write.  
After receiving and decoding the slave address byte the  
device outputs an acknowledge on the SDA line. After the  
IDT1337 acknowledges the slave address + write bit, the  
master transmits a register address to the IDT1337. This  
sets the register pointer on the IDT1337. The master may  
then transmit zero or more bytes of data, with the IDT1337  
acknowledging each byte received. The address pointer  
increments after each data byte is transferred. The master  
generates a STOP condition to terminate the data write.  
1) Data transfer from a master transmitter to a slave  
receiver. The first byte transmitted by the master is the  
slave address. Next follows a number of data bytes. The  
slave returns an acknowledge bit after each received byte.  
Data is transferred with the most significant bit (MSB) first.  
2) Data transfer from a slave transmitter to a master  
receiver. The first byte (the slave address) is transmitted by  
the master. The slave then returns an acknowledge bit,  
followed by the slave transmitting a number of data bytes.  
The master returns an acknowledge bit after all received  
bytes other than the last byte. At the end of the last received  
byte, a “not acknowledge” is returned. The master device  
generates all of the serial clock pulses and the START and  
STOP conditions. A transfer is ended with a STOP condition  
or with a repeated START condition. Since a repeated  
START condition is also the beginning of the next serial  
transfer, the bus is not released. Data is transferred with the  
most significant bit (MSB) first.  
2) Slave Transmitter Mode (Read Mode): The first byte is  
received and handled as in the slave receiver mode.  
However, in this mode, the direction bit indicates that the  
transfer direction is reversed. Serial data is transmitted on  
SDA by the IDT1337 while the serial clock is input on SCL.  
START and STOP conditions are recognized as the  
beginning and end of a serial transfer (see the “Data  
Read–Slave Transmitter Mode” figure). The slave address  
byte is the first byte received after the START condition is  
generated by the master. The slave address byte contains  
the 7-bit IDT1337 address, which is 1101000, followed by  
the direction bit (R/W), which is 1 for a read. After receiving  
and decoding the slave address byte the slave outputs an  
acknowledge on the SDA line. The IDT1337 then begins to  
transmit data starting with the register address pointed to by  
the register pointer. If the register pointer is not written to  
The IDT1337 can operate in the following two modes:  
1) Slave Receiver Mode (Write Mode): Serial data and  
clock are received through SDA and SCL. After each byte is  
received an acknowledge bit is transmitted. START and  
STOP conditions are recognized as the beginning and end  
of a serial transfer. Address recognition is performed by  
hardware after reception of the slave address and direction  
2
IDT™ REAL-TIME CLOCK WITH I C SERIAL INTERFACE  
10  
IDT1337  
REV J 111009