欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS2008BV 参数 Datasheet PDF下载

ICS2008BV图片预览
型号: ICS2008BV
PDF下载: 下载PDF文件 查看货源
内容描述: SMPTE时间码接收器/发电机 [SMPTE Time Code Receiver/Generator]
分类和应用: 商用集成电路电机
文件页数/大小: 21 页 / 286 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号ICS2008BV的Datasheet PDF文件第8页浏览型号ICS2008BV的Datasheet PDF文件第9页浏览型号ICS2008BV的Datasheet PDF文件第10页浏览型号ICS2008BV的Datasheet PDF文件第11页浏览型号ICS2008BV的Datasheet PDF文件第13页浏览型号ICS2008BV的Datasheet PDF文件第14页浏览型号ICS2008BV的Datasheet PDF文件第15页浏览型号ICS2008BV的Datasheet PDF文件第16页  
ICS2008B  
7
6
5
4
3
2
1
0
UART Registers  
UART0 (read)  
The UART emulates a 6850. Since the UART is tailored to  
MIDI applications, some of the generic 6850 functions have  
been omitted. The registers described below reflect that.  
UART2 Status Register  
RBF – Receive Buffer Full (1-Full)  
TBE – Transmit Buffer Empty (1-Empty)  
Reserved  
CTS – Clear-to-Send (0-Active)  
FE – Framing Error (1-Error)  
OV – Receiver Overrun (1-Overrun)  
Reserved  
The two UART registers, Command/Status and Data, are  
accessible to the processor as shown in the following map.  
UARTCS* A1 A0  
REGISTER  
UART Command/Status Register  
UART Data Register  
IRQ – Interrupt Request (1-Active)  
0
0
X
X
0
1
RBF — Bit 0, Receive Buffer Full, is set to 1 when read data  
is available in the UART data register. It is cleared to 0 when  
the UART data register is read.  
UART Command/Status Register  
TBE — Bit 1, Transmit Buffer Empty, is cleared to 0 when  
data is written to the UART data register. It is set to 1 when the  
UART transfers that data to its output shift register.  
7
6
5
4
3
2
1
0
UART0 (write)  
UART Command Register  
CTS — Bit 3, Clear-to-Send, is an active low status bit  
indicating the state of the CTS* input pin. A 0 in this bit  
position indicates that the modem or receiving device is ready  
to receive characters. A 1 indicates not ready. When CTS is  
inactive, 1, TBE is held at 0, the not-empty state.  
Bit Rate (00 - 9600, 10 - 38.4K)  
(01 - 31.25K, 11 - Reset)  
Reserved  
TC1, TC0 Transmit Control  
00 - RTS* – low,Tx IRQ disabled  
01 - RTS* – low,Tx IRQ enabled  
10 - RTS* – high,Tx IRQ disabled  
11 - RTS* – low,Transmit BREAK,  
Tx IRQ disabled  
FE — Bit 4, Framing Error, when set to 1, indicates that the  
receive character was improperly framed by the start and stop  
bits. It is detected by the absence of the first stop bit. This  
indicator is valid as long as the character data is valid.  
RIE - Receive Interrupt Enable  
OV — Bit 5, Receiver Overrun, is an error flag indicating that  
one or more characters in the data stream has been lost. It is set  
to 1 when a new character overwrites an old character which  
has not been read. The overrun error is cleared to 0 when a  
character is read from the UART data register.  
Bit Rate — This field selects the bit rate for data transmit and  
receive. After a master reset, its value is 11. One of the three  
bit rates must be selected in order to start the UART’s  
operation. Writing a 11 will reset the UART.  
IRQ — Bit 7, Interrupt Request, is a status bit which reflects  
the state of the interrupt request from the UART to the  
processor. When IRQ is 1, an interrupt is pending. Otherwise,  
no interrupt is pending.  
TC1, TC0 — Bits 6 and 5, Transmit Control, provide control  
for transmit interrupt (when TBE is true), RTS control, and  
transmit BREAK level.  
RIE — Bit 7, Receive interrupt enable, when set to one,  
enables the UART to interrupt the processor when the receive  
buffer is full or a receive overrun has occurred.  
The UART data register is actually two registers, a transmit  
buffer and a receive buffer. Writing to the data register causes  
the transmit buffer to be written. Reading from the data regis-  
ter causes the receive buffer to be read.  
7
6
5
4
3
2
1
0
UART1  
UART Data Register  
ICS2008B Rev D 4/05/05  
12