欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS1893CK 参数 Datasheet PDF下载

ICS1893CK图片预览
型号: ICS1893CK
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3 -V的10Base -T / 100BASE - TX集成PHYceive [3.3-V 10Base-T/100Base-TX Integrated PHYceive]
分类和应用: 电信集成电路
文件页数/大小: 126 页 / 1927 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号ICS1893CK的Datasheet PDF文件第42页浏览型号ICS1893CK的Datasheet PDF文件第43页浏览型号ICS1893CK的Datasheet PDF文件第44页浏览型号ICS1893CK的Datasheet PDF文件第45页浏览型号ICS1893CK的Datasheet PDF文件第47页浏览型号ICS1893CK的Datasheet PDF文件第48页浏览型号ICS1893CK的Datasheet PDF文件第49页浏览型号ICS1893CK的Datasheet PDF文件第50页  
ICS1893CF Data Sheet - Release  
Chapter 7 Management Register Set  
7.2 Register 0: Control Register  
Table 7-5 lists the bits for the Control Register, a 16-bit register used to establish the basic operating modes  
of the ICS1893CF.  
The Control Register is accessible through the MII Management Interface.  
Its operation is independent of the MAC Interface configuration.  
It is fully compliant with the ISO/IEC Control Register definition.  
Note: For an explanation of acronyms used in Table 7-5, see Chapter 1, “Abbreviations and Acronyms”.  
Table 7-5. Control Register (Register 0 [0x00]  
Bit  
Definition  
When Bit = 0  
When Bit = 1  
Ac-  
cess  
SF  
De- Hex  
fault  
0.15 Reset  
No effect  
ICS1893CF enters Reset  
mode  
R/W  
SC  
0
3
0.14 Loopback enable  
0.13 Data rate select  
Disable Loopback mode Enable Loopback mode  
10 Mbps operation 100 Mbps operation  
R/W  
R/W  
R/W  
R/W  
R/W  
0
1
0.12 Auto-Negotiation enable DisableAuto-Negotiation Enable Auto-Negotiation  
1
0.11 Low-power mode  
0.10 Isolate  
Normal power mode  
No effect  
Low-power mode  
0
0/4†  
Isolate ICS1893CF from  
MII  
0/1†  
0.9  
0.8  
0.7  
0.6  
0.5  
0.4  
0.3  
0.2  
0.1  
0.0  
Auto-Negotiation restart No effect  
Restart Auto-Negotiation  
R/W  
R/W  
R/W  
RO  
RO  
RO  
RO  
RO  
RO  
RO  
SC  
0
Duplex mode  
Collision test  
Half-duplex operation  
No effect  
Full-duplex operation  
0
Enable collision test  
0
0
0
IEEE reserved  
IEEE reserved  
IEEE reserved  
IEEE reserved  
IEEE reserved  
IEEE reserved  
IEEE reserved  
Always 0  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
0‡  
0‡  
0‡  
0‡  
0‡  
0‡  
0‡  
Always 0  
Always 0  
Always 0  
Always 0  
Always 0  
Always 0  
† Whenever the PHY address of Table 7-16:  
Is equal to 00000 (binary), the Isolate bit 0.10 is logic one.  
Is not equal to 00000, the Isolate bit 0.10 is logic zero.  
‡ As per the IEEE Std 802.3u, during any write operation to any bit in this register, the STA must write the default value  
to all Reserved bits.  
7.2.1 Reset (bit 0.15)  
This bit controls the software reset function. Setting this bit to logic one initiates an ICS1893CF software  
reset during which all Management Registers are set to their default values and all internal state machines  
are set to their idle state. For a detailed description of the software reset process, see Section 4.1.2.3,  
“Software Reset”.  
During reset, the ICS1893CF leaves bit 0.15 set to logic one and isolates all STA management register  
accesses. However, the reset process is not complete until bit 0.15 (a Self-Clearing bit), is set to logic zero,  
which indicates the reset process is terminated.  
ICS1893CF, Rev. F, 03/01/07  
Mar. 2007  
Copyright © 2007, Integrated Device Technology, Inc.  
All rights reserved.  
46  
 复制成功!