欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS1893CK 参数 Datasheet PDF下载

ICS1893CK图片预览
型号: ICS1893CK
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3 -V的10Base -T / 100BASE - TX集成PHYceive [3.3-V 10Base-T/100Base-TX Integrated PHYceive]
分类和应用: 电信集成电路
文件页数/大小: 126 页 / 1927 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号ICS1893CK的Datasheet PDF文件第13页浏览型号ICS1893CK的Datasheet PDF文件第14页浏览型号ICS1893CK的Datasheet PDF文件第15页浏览型号ICS1893CK的Datasheet PDF文件第16页浏览型号ICS1893CK的Datasheet PDF文件第18页浏览型号ICS1893CK的Datasheet PDF文件第19页浏览型号ICS1893CK的Datasheet PDF文件第20页浏览型号ICS1893CK的Datasheet PDF文件第21页  
ICS1893CF Data Sheet Rev. F - Release  
Chapter 5 Interface Overviews  
5.1 MII Data Interface  
The ICS1893CF’s MAC Interface is the Media Independent Interface (MII) operating at either 10 Mbps or  
100 Mbps. The ICS1893CF MAC Interface is configured for the MII Data Interface mode, data is transferred  
between the PHY and the MAC as framed, 4-bit parallel nibbles. In addition, the interface also provides  
status and control signals to synchronize the transfers.  
The ICS1893CF provides a full complement of the ISO/IEC-specified MII signals. Its MII has both a  
transmit and a receive data path to synchronously exchange 4 bits of data (that is, nibbles).  
The ICS1893CF’s MII transmit data path includes the following:  
– A data nibble, TXD[3:0]  
– A transmit data clock to synchronize transfers, TXCLK  
– A transmit enable signal, TXEN  
– The TXER pin is not available on the ICS1893CF  
The ICS1893CF’s MII receive data path includes the following:  
– A separate data nibble, RXD[3:0]  
– A receive data clock to synchronize transfers, RXCLK  
– A receive data valid signal, RXDV  
Both the MII transmit clock and the MII receive clock are provided to the MAC/Reconciliation sublayer by  
the ICS1893CF (that is, the ICS1893CF sources the TXCLK and RXCLK signals to the MAC).  
Clause 22 also defines as part of the MII a Carrier Sense signal (CRS) and a Collision Detect signal (COL).  
The ICS1893CF is fully compliant with these definitions and sources both of these signals to the MAC.  
When operating in:  
Half-duplex mode, the ICS1893CF asserts the Carrier Sense signal when data is being either  
transmitted or received. While operating in half-duplex mode, the ICS1893CF also asserts its Collision  
Detect signal to indicate that data is being received while a transmission is in progress.  
Full-duplex mode, the ICS1893CF asserts the Carrier Sense signal only when receiving data and forces  
the Collision Detect signal to remain inactive.  
As mentioned in Section 4.1.1.3, “Hot Insertion”, the ICS1893CF design allows hot insertion of its MII. That  
is, it is possible to connect its MII to a MAC when power is already applied to the MAC. To support this  
functionality, the ICS1893CF isolates its MII signals and tri-states the signals on all Twisted-Pair Transmit  
pins (TP_TXP and TP_TXN) during a power-on reset. Upon completion of the reset process, the  
ICS1893CF enables its MII and enables its Twisted-Pair Transmit signals.  
ICS1893CF, Rev. F, 03/01/07  
Mar. 2007  
Copyright © 2007, Integrated Device Technology, Inc.  
All rights reserved.  
17