ICS1893CF Data Sheet Rev. F - Release
Chapter 9 DC and AC Operating Conditions
9.5.13 100M MII Media Independent Interface: Receive Latency
Table 9-20 lists the significant time periods for the 100M MII / 100M Stream Interface receive latency. The
time periods consist of timings of signals on the following pins:
• TP_RX (that is, TP_RXP and TP_RXN)
• RXCLK
• RXD (that is, RXD[3:0])
Figure 9-14 shows the timing diagram for the time periods.
Table 9-20. 100M MII / 100M Stream Interface Receive Latency Timing
Time
Period
Parameter
Conditions
Min. Typ. Max.
16 17
Units
t1
First Bit of /J/ into TP_RX to /J/ on RXD 100M MII
–
Bit times
Figure 9-14. 100M MII / 100M Stream Interface: Receive Latency Timing Diagram
†
TP_RX
RXCLK
RXD
t1
†
Shown
unscrambled.
ICS1893CF, Rev. F, 03/01/07
Mar. 2007
Copyright © 2007, Integrated Device Technology, Inc.
All rights reserved.
115