欢迎访问ic37.com |
会员登录 免费注册
发布采购

X24320V14I-1.8 参数 Datasheet PDF下载

X24320V14I-1.8图片预览
型号: X24320V14I-1.8
PDF下载: 下载PDF文件 查看货源
内容描述: 400kHz的2线串行E2PROM与锁座 [400KHz 2-Wire Serial E2PROM with Block Lock]
分类和应用: 内存集成电路光电二极管双倍数据速率可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 17 页 / 302 K
品牌: ICMIC [ IC MICROSYSTEMS ]
 浏览型号X24320V14I-1.8的Datasheet PDF文件第1页浏览型号X24320V14I-1.8的Datasheet PDF文件第2页浏览型号X24320V14I-1.8的Datasheet PDF文件第3页浏览型号X24320V14I-1.8的Datasheet PDF文件第4页浏览型号X24320V14I-1.8的Datasheet PDF文件第6页浏览型号X24320V14I-1.8的Datasheet PDF文件第7页浏览型号X24320V14I-1.8的Datasheet PDF文件第8页浏览型号X24320V14I-1.8的Datasheet PDF文件第9页  
X24320  
device select input pins. If the compare is not successful, no  
acknowledge is output during the ninth clock cycle  
and the device returns to the standby mode.  
DEVICE ADDRESSING  
Following a start condition, the master must output the  
address of the slave it is accessing. The first four bits  
of the Slave Address Byte are the device type identifier bits.  
These must equal “1010”.  
The word address is either supplied by the master or  
obtained from an internal counter, depending on the  
operation. The master must supply the two Word Address  
Bytes as shown in figure 4.  
The next 3 bits are the  
device select bits S0, S1, and S2. This allows up to 8 devices  
to share a single bus. These bits are  
compared to the S , S , and S device select input pins.  
0
1
2
The last bit of the Slave Address Byte defines the  
The internal organization of the E2 array is 128 pages by 32  
bytes per page. The page address is partially  
operation to be performed. When the R/W bit is a one, then  
a read operation is selected. When it is zero then  
contained in the Word Address Byte 1 and partially in bits 7  
through 5 of the Word Address Byte 0. The byte  
a write operation is selected. Refer to figure 4. After  
loading the Slave Address Byte from the SDA bus, the  
address is contained in bits 4 through 0 of the Word  
Address Byte 0. See figure 4.  
device compares the device type bits with the value  
“1010” and the device select bits with the status of the  
Figure 4. Device Addressing  
DEVICE  
SELECT  
DEVICE TYPE  
IDENTIFIER  
S
2
S
1
S
0
1
0
1
0
R/W  
SLAVE ADDRESS BYTE  
HIGH ORDER WORD ADDRESS  
0
0
0
0
A11 A10 A9  
A8  
X24320 WORD ADDRESS BYTE 1  
LOW ORDER WORD ADDRESS  
A7  
A6  
A4  
A3  
A2  
A1  
A0  
A5  
WORD ADDRESS BYTE 0  
D7  
D6  
D5  
D4  
D3  
D2  
D1  
D0  
DATA BYTE  
7035 FM 06  
5