欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM25PPC750L-EB0C400W 参数 Datasheet PDF下载

IBM25PPC750L-EB0C400W图片预览
型号: IBM25PPC750L-EB0C400W
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microprocessor, 32-Bit, 400MHz, CMOS, CBGA360, 25 X 25 MM, 1.27 MM PITCH, CERAMIC, BGA-360]
分类和应用: 时钟外围集成电路
文件页数/大小: 46 页 / 610 K
品牌: IBM [ IBM ]
 浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第33页浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第34页浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第35页浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第36页浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第38页浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第39页浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第40页浏览型号IBM25PPC750L-EB0C400W的Datasheet PDF文件第41页  
PowerPC 750 SCM RISC Microprocessor  
PID8p-750  
Preliminary Copy  
Pull-up / Pull-down Resistor Requirements  
The PID8p-750 requires high-resistive (weak: 10K) pull-up resistors on several control signals of the bus  
interface to maintain the control signals in the negated state after they have been actively negated and  
released by the PID8p-750 or other bus masters. These signals are: TS, ABB, DBB, and ARTRY.  
In addition, the PID8p-750 has one open-drain style output that requires a pull-up resistor (weak or stronger:  
4.7K- 1- K) if it is used by the system. This signal is: CKSTP_OUT.  
If address or data parity is not used by the system, and the respective parity checking is disabled through  
HID0, the input receivers for those pins are disabled. If all parity generation is disabled through HID0, than all  
parity checking should also be disabled through HID0. It is still recommended that the unused address or  
data parity signals be tied high through pull up resistors to minimize noise on the package.  
No pull-up resistors are normally required for the L2 interface.  
Resistor Pull-up / Pull-down Requirements  
Required or Recommended Actions  
Strong pull-up required  
Signals  
CKSTP_OUT  
Weak pull-up required  
TLBISYNC, LSSD_MODE, L1_TSTCLK, L2_TSTCLK, TS, ABB, DBB,  
ARTRY,  
Weak pull-up or pull-down required  
Weak pull-up recommended  
TCK  
SRESET, GBL, TBST,SMI, INT, MCP, CKSTP_IN  
AP0-AP3, DP0-DP7  
Weak pull-up recommended if pin not used  
Note: See “PowerPC PID8p-750 Microprocessor Pinout Listings” section on page 24 for additional comments about these signals.  
HRESET Requirements  
HRESET needs to be actively driven.  
9/30/99  
Version 2.0  
Datasheet  
Page 33  
 复制成功!