Preliminary
PowerPC 405GPr Embedded Processor Data Sheet
Signal Functional Description (Part 8 of 8)
Multiplexed signals are shown in brackets following the first signal name assigned to each multiplexed ball.
Notes:
1. Receiver input has hysteresis.
2. Must pull up. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.
3. Must pull down. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.
4. If not used, must pull up.
5. If not used, must pull down.
6. Strapping input during reset; pull up or pull down as required.
7. Pull-up may be required. See “External Bus Control Signals” on page 29.
Signal
Name
Description
I/OType
Notes
Odd Trace execution status. To access this function, software
must toggle a DCR bit
5V tolerant
3.3V LVTTL
[TS1O]GPIO3
O[I/O]
O[I/O]
O[I/O]
1, 6
or
General Purpose I/O.
Odd Trace execution status. To access this function, software
must toggle a DCR bit
5V tolerant
3.3V LVTTL
[TS2O]GPIO4
1, 6
1, 6
or
General Purpose I/O.
Trace status. To access this function, software must toggle a
DCR bit
5V tolerant
3.3V LVTTL
[TS3:6]GPIO5:8
or
General Purpose I/O.
Trace interface clock. A toggling signal that is always half of the
CPU core frequency. To access this function, software must
toggle a DCR bit
5V tolerant
3.3V LVTTL
or
[TrcClk]GPIO9
O[I/O]
1, 6
General Purpose I/O.
Note: Initialization strapping must hold this pin low (0) during
reset.
Ground pins
Ground
GND
Note: L11-L16, M11-M16, N11-N16, P11-P16, R11-R16,
and T11-T16 are also thermal balls.
OVDD pins
OV
Output driver voltage—3.3V.
DD
VDD pins
V
Logic voltage—1.8V.
DD
Other pins
Reserved—Except for AF4, do not connect signals, voltage, or
Reserved
ground to these pins. AF4 must be tied to OV or GND.
DD
37