欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM0612805GT3B-7N 参数 Datasheet PDF下载

IBM0612805GT3B-7N图片预览
型号: IBM0612805GT3B-7N
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 16MX8, 0.75ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66]
分类和应用: 动态存储器双倍数据速率光电二极管内存集成电路
文件页数/大小: 79 页 / 1362 K
品牌: IBM [ IBM ]
 浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第2页浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第3页浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第4页浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第5页浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第6页浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第7页浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第8页浏览型号IBM0612805GT3B-7N的Datasheet PDF文件第9页  
Advance Rev 0.2
Features
CAS Latency and Frequency
CAS Latency
2
2.5
IBM0612404GT3B
IBM0612804GT3B
128Mb Double Data Rate Synchronous DRAM
• DLL aligns DQ and DQS transitions with CK
transitions, also aligns QFC transitions with CK
during Read cycles
• Commands entered on each positive CK edge;
data and data mask referenced to both edges of
DQS
• Burst lengths: 2, 4, or 8
• CAS Latency: 2, 2.5
• Auto Precharge option for each burst access
• Auto Refresh and Self Refresh Modes
• 15.6µs Maximum Average Periodic Refresh
Interval
• Supports t
RAS
lockout feature
• 2.5V (SSTL_2 compatible) I/O
• V
DDQ
= 2.5V
±
0.2V
• V
DD
= 2.5V
±
0.2V
Maximum Operating Frequency (MHz)*
PC266A (-7N)
PC266B (-75N)
PC200 (-8N)
133
143
125
133
100
125
*
Values are nominal (exact t
CK
should be used).
• Double data rate architecture: two data transfers
per clock cycle
• Bidirectional data strobe (DQS) is transmitted
and received with data, to be used in capturing
data at the receiver
• DQS is edge-aligned with data for reads and is
center-aligned with data for writes
• Differential clock inputs (CK and CK)
• Four internal banks for concurrent operation
• Data mask (DM) for write data
Description
The 128Mb DDR SDRAM is a high-speed CMOS,
dynamic random-access memory containing
134,217,728 bits. It is internally configured as a
quad-bank DRAM.
The 128Mb DDR SDRAM uses a double-data-rate
architecture to achieve high-speed operation. The
double data rate architecture is essentially a
2n
prefetch architecture with an interface designed to
transfer two data words per clock cycle at the I/O
pins. A single read or write access for the 128Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one clock cycle data transfer at the internal
DRAM core and two corresponding n-bit wide, one-
half-clock-cycle data transfers at the I/O pins.
A bidirectional data strobe (DQS) is transmitted
externally, along with data, for use in data capture at
the receiver. DQS is a strobe transmitted by the
DDR SDRAM during Reads and by the memory
controller during Writes. DQS is edge-aligned with
data for Reads and center-aligned with data for
Writes.
The 128Mb DDR SDRAM operates from a differen-
tial clock (CK and CK; the crossing of CK going high
and CK going LOW is referred to as the positive
edge of CK). Commands (address and control sig-
nals) are registered at every positive edge of CK.
Input data is registered on both edges of DQS, and
output data is referenced to both edges of DQS, as
well as to both edges of CK.
06K0566.F39350
5/00
Read and write accesses to the DDR SDRAM are
burst oriented; accesses start at a selected location
and continue for a programmed number of locations
in a programmed sequence. Accesses begin with
the registration of an Active command, which is then
followed by a Read or Write command. The address
bits registered coincident with the Active command
are used to select the bank and row to be accessed.
The address bits registered coincident with the
Read or Write command are used to select the bank
and the starting column location for the burst
access.
The DDR SDRAM provides for programmable Read
or Write burst lengths of 2, 4 or 8 locations. An Auto
Precharge function may be enabled to provide a
self-timed row precharge that is initiated at the end
of the burst access.
As with standard SDRAMs, the pipelined, multibank
architecture of DDR SDRAMs allows for concurrent
operation, thereby providing high effective band-
width by hiding row precharge and activation time.
An auto refresh mode is provided along with a
power-saving power-down mode. All inputs are
compatible with the JEDEC Standard for SSTL_2.
All outputs are SSTL_2, Class II compatible.
Note: The functionality described and the timing
specifications included in this data sheet are for
the DLL Enabled mode of operation.
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
Page 1 of 79