欢迎访问ic37.com |
会员登录 免费注册
发布采购

GMS34112TM-ST 参数 Datasheet PDF下载

GMS34112TM-ST图片预览
型号: GMS34112TM-ST
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 4-Bit, OTPROM, 4MHz, CMOS, PDSO20, SSOP-20]
分类和应用: 计算机
文件页数/大小: 105 页 / 363 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号GMS34112TM-ST的Datasheet PDF文件第18页浏览型号GMS34112TM-ST的Datasheet PDF文件第19页浏览型号GMS34112TM-ST的Datasheet PDF文件第20页浏览型号GMS34112TM-ST的Datasheet PDF文件第21页浏览型号GMS34112TM-ST的Datasheet PDF文件第23页浏览型号GMS34112TM-ST的Datasheet PDF文件第24页浏览型号GMS34112TM-ST的Datasheet PDF文件第25页浏览型号GMS34112TM-ST的Datasheet PDF文件第26页  
Chapter 2. Architecture  
State Counter (SC)  
A fundamental machine cycle timing chart is shown below. Every instruction is  
one byte length. Its execution time is the same. Execution of one instruction  
takes 6 clocks for fetch cycle and 6 clocks for execute cycle (12 clocks in total).  
Virtually these two cycles proceed simultaneously, and thus it is apparently  
completed in 6 clocks (one machine cycle). Exceptionally BR, CAL and RTN  
instructions is normal execution time since they change an addressing  
sequencially. Therefore, the next instruction is prefetched so that its execution  
is completed within the fetch cycle.  
T1 T2 T3 T4 T5 T6 T1 T2 T3 T4 T5 T6  
Fetch cycle N  
Execute cycle N  
Fetch cycle N-1  
Execute cycle N-1  
¥°  
Phase  
¥±  
Phase  
¥²  
Phase  
Machine  
Cycle  
Machine  
Cycle  
Fig. 2-3 Fundamental timing chart  
2 - 5  
 复制成功!