欢迎访问ic37.com |
会员登录 免费注册
发布采购

HCPL-090J 参数 Datasheet PDF下载

HCPL-090J图片预览
型号: HCPL-090J
PDF下载: 下载PDF文件 查看货源
内容描述: 高速数字隔离器 [High Speed Digital Isolators]
分类和应用: 接口集成电路光电二极管
文件页数/大小: 12 页 / 448 K
品牌: HP [ HEWLETT-PACKARD ]
 浏览型号HCPL-090J的Datasheet PDF文件第4页浏览型号HCPL-090J的Datasheet PDF文件第5页浏览型号HCPL-090J的Datasheet PDF文件第6页浏览型号HCPL-090J的Datasheet PDF文件第7页浏览型号HCPL-090J的Datasheet PDF文件第8页浏览型号HCPL-090J的Datasheet PDF文件第9页浏览型号HCPL-090J的Datasheet PDF文件第11页浏览型号HCPL-090J的Datasheet PDF文件第12页  
Applications Information  
Signal Status on Start-up and  
Shut Down  
to be connected directly to the  
inputs and outputs. As shown in  
Figure 1, the only external  
Power Consumption  
To minimize power dissipation,  
the input signals to the channels  
of HCPL-90xx and HCPL-09xx  
digital isolators are differenti-  
ated and then latched on the  
output side of the isolation  
barrier to reconstruct the signal.  
This could result in an ambigu-  
ous output state depending on  
power up, shutdown and power  
loss sequencing. Therefore, the  
designer should consider the  
inclusion of an initialization  
signal in this start-up circuit.  
The HCPL-90xx and HCPL-09xx  
CMOS digital isolators achieves  
low power consumption from the  
manner by which they transmit  
data across isolation barrier. By  
detecting the edge transitions of  
the input logic signal and con-  
verting this to a narrow current  
pulse, which drives the isolation  
barrier, the isolator then latches  
the input logic state in the output  
latch. Since the current pulses  
are narrow, about 2.5 ns wide, the  
power consumption is indepen-  
dent of mark-to-space ratio and  
solely dependent on frequency.  
components required for proper  
operation are two 47 nF ceramic  
capacitors for decoupling the  
power supplies. For each capaci-  
tor, the total lead length between  
both ends of the capacitor and the  
power-supply pins should not  
exceed 20 mm. Figure 2 illustrates  
the recommended printed circuit  
board layout for the HCPL-9000  
or HCPL-0900. For data rates in  
excess of 10MBd, use of ground  
planes for both GND1 and GND2 is  
highly recommended.  
Bypassing and PC Board Layout  
The HCPL-90xx and HCPL-09xx  
digital isolators are extremely  
easy to use. No external interface  
circuitry is required because the  
isolators use high-speed CMOS IC  
technology allowing CMOS logic  
The approximate power supply  
current per channel is:  
I(Input) = 40(f/fmax)(1/4) mA  
where f = operating frequency,  
fmax = 50 MHz.  
VDD1  
IN1  
VDD2  
8
1
C2  
C1  
2
NC 3  
4
7
6
VOE  
OUT1  
GND2  
GND1  
5
Note: C1, C2 = 47 nF ceramic capacitors  
Figure 1. Functional Diagram of Single Channel HCPL-0900 or HCPL-0900.  
VDD1  
VDD2  
IN1  
VOE  
C2  
C1  
OUT1  
GND2  
GND1  
Figure 2. Recommended Printed Circuit Board Layout.  
10