欢迎访问ic37.com |
会员登录 免费注册
发布采购

HI-3582APCMF-15 参数 Datasheet PDF下载

HI-3582APCMF-15图片预览
型号: HI-3582APCMF-15
PDF下载: 下载PDF文件 查看货源
内容描述: ARINC 429 3.3V终端芯片与高速接口 [ARINC 429 3.3V Terminal IC with High-Speed Interface]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路数据传输时钟
文件页数/大小: 17 页 / 126 K
品牌: HOLTIC [ HOLT INTEGRATED CIRCUITS ]
 浏览型号HI-3582APCMF-15的Datasheet PDF文件第9页浏览型号HI-3582APCMF-15的Datasheet PDF文件第10页浏览型号HI-3582APCMF-15的Datasheet PDF文件第11页浏览型号HI-3582APCMF-15的Datasheet PDF文件第12页浏览型号HI-3582APCMF-15的Datasheet PDF文件第14页浏览型号HI-3582APCMF-15的Datasheet PDF文件第15页浏览型号HI-3582APCMF-15的Datasheet PDF文件第16页浏览型号HI-3582APCMF-15的Datasheet PDF文件第17页  
HI-3582A, HI-3583A  
AC ELECTRICAL CHARACTERISTICS  
VDD = 3.3V, V+=10V, V-=-10V, GND = 0V, TA = Oper. Temp. Range and fclk=1MHz +0.1% with 60/40 duty cycle  
LIMITS  
TYP  
PARAMETER  
SYMBOL  
UNITS  
MIN  
MAX  
CONTROL WORD TIMING  
Pulse Width - CWSTR  
Setup - DATA BUS Valid to CWSTR HIGH  
Hold - CWSTR HIGH to DATA BUS Hi-Z  
tCWSTR  
tCWSET  
tCWHLD  
25  
25  
5
ns  
ns  
ns  
RECEIVER FIFO AND LABEL READ TIMING  
Delay - Start ARINC 32nd Bit to D/R LOW: High Speed  
Low Speed  
tD/R  
tD/R  
16  
128  
µs  
µs  
Delay - D/R LOW to EN LOW  
Delay - EN HIGH to D/R HIGH  
tD/REN  
tEND/R  
0
ns  
ns  
25  
Setup - SEL to EN LOW  
Hold - SEL to EN HIGH  
tSELEN  
tENSEL  
0
10  
ns  
ns  
Delay - EN LOW to DATA BUS Valid  
Delay - EN HIGH to DATA BUS Hi-Z  
tENDATA  
tDATAEN  
50  
20  
ns  
ns  
Pulse Width - EN1 or EN2  
Spacing - EN HIGH to next EN LOW (Same ARINC Word)  
Spacing -EN HIGH to next EN LOW (Next ARINC Word)  
CLK HIGH separation from second EN pulse HIGH (SEL is HIGH)  
tEN  
tENEN  
tREADEN  
tCLKEN  
50  
70  
70  
25  
ns  
ns  
ns  
ns  
TRANSMITTER FIFO AND LABEL WRITE TIMING  
Pulse Width - PL1 or PL2  
tPL  
30  
ns  
Setup - DATA BUS Valid to PL HIGH  
Hold - PL HIGH to DATA BUS Hi-Z  
tDWSET  
tDWHLD  
30  
10  
ns  
ns  
Spacing - PL1 or PL2  
Spacing - PL1 rising to PL2 rising  
Spacing between Label Write pulses  
tPL12  
tPLCYC  
tLABEL  
40  
40  
ns  
ns  
ns  
tCLK-10  
Delay - PL2 HIGH to TX/R LOW  
Delay - PL2 HIGH to HFT low  
tTX/R  
tHFT  
30  
25  
ns  
ns  
TRANSMISSION TIMING  
Spacing - PL2 HIGH to ENTX HIGH  
Delay - 32nd ARINC Bit to TX/R HIGH  
Spacing - TX/R HIGH to ENTX LOW  
tPL2EN  
tDTX/R  
0
0
ns  
ns  
ns  
50  
tENTX/R  
LINE DRIVER OUTPUT TIMING  
Delay - ENTX HIGH to TXAOUT or TXBOUT: High Speed  
Delay - ENTX HIGH to TXAOUT or TXBOUT: Low Speed  
tENDAT  
tENDAT  
25  
200  
µs  
µs  
Line driver transition differential times:  
(High Speed, control register CR13 = Logic 0)  
high to low  
low to high  
tfx  
trx  
1.0  
1.0  
1.5  
1.5  
2.0  
2.0  
µs  
µs  
(Low Speed, control register CR13 = Logic 1)  
high to low  
low to high  
tfx  
trx  
5.0  
5.0  
10  
10  
15  
15  
µs  
µs  
REPEATER OPERATION TIMING  
Delay - EN LOW to PL LOW  
Hold - PL HIGH to EN HIGH  
tENPL  
tPLEN  
tTX/REN  
tMR  
0
0
ns  
ns  
ns  
ns  
Delay - TX/R LOW to ENTX HIGH  
0
MASTER RESET PULSE WIDTH  
175  
ARINC DATA RATE AND BIT TIMING  
1%  
HOLT INTEGRATED CIRCUITS  
13