欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS8162Z18B-225 参数 Datasheet PDF下载

GS8162Z18B-225图片预览
型号: GS8162Z18B-225
PDF下载: 下载PDF文件 查看货源
内容描述: 18MB流水线和流量通过同步NBT SRAM [18Mb Pipelined and Flow Through Synchronous NBT SRAM]
分类和应用: 静态存储器
文件页数/大小: 38 页 / 1200 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS8162Z18B-225的Datasheet PDF文件第21页浏览型号GS8162Z18B-225的Datasheet PDF文件第22页浏览型号GS8162Z18B-225的Datasheet PDF文件第23页浏览型号GS8162Z18B-225的Datasheet PDF文件第24页浏览型号GS8162Z18B-225的Datasheet PDF文件第26页浏览型号GS8162Z18B-225的Datasheet PDF文件第27页浏览型号GS8162Z18B-225的Datasheet PDF文件第28页浏览型号GS8162Z18B-225的Datasheet PDF文件第29页  
GS8162Z18(B/D)/GS8162Z36(B/D)/GS8162Z72(C)  
Boundary Scan Register  
The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM’s input or I/O pins.  
The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port’s TDO pin. The  
Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the  
device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan  
Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in  
Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z,  
SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register.  
JTAG TAP Block Diagram  
·
·
·
·
·
·
·
·
Boundary Scan Register  
·
·
·
0
Bypass Register  
2
1 0  
Instruction Register  
TDI  
TDO  
ID Code Register  
31 30 29  
2 1  
0
·
· · ·  
Control Signals  
Test Access Port (TAP) Controller  
TMS  
TCK  
Identification (ID) Register  
The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in  
Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM.  
It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the  
controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.  
Rev: 2.21 11/2004  
25/38  
© 1999, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  
 复制成功!