欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS1284Z18GB-200I 参数 Datasheet PDF下载

GS1284Z18GB-200I图片预览
型号: GS1284Z18GB-200I
PDF下载: 下载PDF文件 查看货源
内容描述: [SRAM]
分类和应用: 静态存储器
文件页数/大小: 29 页 / 644 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS1284Z18GB-200I的Datasheet PDF文件第18页浏览型号GS1284Z18GB-200I的Datasheet PDF文件第19页浏览型号GS1284Z18GB-200I的Datasheet PDF文件第20页浏览型号GS1284Z18GB-200I的Datasheet PDF文件第21页浏览型号GS1284Z18GB-200I的Datasheet PDF文件第23页浏览型号GS1284Z18GB-200I的Datasheet PDF文件第24页浏览型号GS1284Z18GB-200I的Datasheet PDF文件第25页浏览型号GS1284Z18GB-200I的Datasheet PDF文件第26页  
GS81284Z18/36B-250/200/167  
SAMPLE/PRELOAD  
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is  
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and  
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and  
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because  
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents  
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will  
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the  
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP  
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then  
places the boundary scan register between the TDI and TDO pins.  
EXTEST  
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with  
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is  
still determined by its input pins.  
Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command.  
Then the EXTEST command is used to output the Boundary Scan Register’s contents, in parallel, on the RAM’s data output  
drivers on the falling edge of TCK when the controller is in the Update-IR state.  
Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruc-  
tion is selected, the sate of all the RAM’s input and I/O pins, as well as the default values at Scan Register locations not asso-  
ciated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR  
state, the RAM’s output pins drive out the value of the Boundary Scan Register location with which each output pin is associ-  
ated.  
IDCODE  
The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and  
places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction  
loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.  
SAMPLE-Z  
If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-  
Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR  
state.  
RFU  
These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.  
Rev: 1.02 7/2010  
22/29  
© 2007, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  
 复制成功!