欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第488页浏览型号MC9S12P64CFT的Datasheet PDF文件第489页浏览型号MC9S12P64CFT的Datasheet PDF文件第490页浏览型号MC9S12P64CFT的Datasheet PDF文件第491页浏览型号MC9S12P64CFT的Datasheet PDF文件第493页浏览型号MC9S12P64CFT的Datasheet PDF文件第494页浏览型号MC9S12P64CFT的Datasheet PDF文件第495页浏览型号MC9S12P64CFT的Datasheet PDF文件第496页  
Timer Module (TIM16B8CV2) Block Description  
Table 14-18. Pin Action  
PAMOD  
PEDGE  
Pin Action  
0
0
1
1
0
1
0
1
Falling edge  
Rising edge  
Div. by 64 clock enabled with pin high level  
Div. by 64 clock enabled with pin low level  
NOTE  
If the timer is not active (TEN = 0 in TSCR), there is no divide-by-64  
because the ÷64 clock is generated by the timer prescaler.  
Table 14-19. Timer Clock Selection  
CLK1  
CLK0  
Timer Clock  
0
0
1
1
0
1
0
1
Use timer prescaler clock as timer counter clock  
Use PACLK as input to timer counter clock  
Use PACLK/256 as timer counter clock frequency  
Use PACLK/65536 as timer counter clock frequency  
For the description of PACLK please refer Figure 14-30.  
If the pulse accumulator is disabled (PAEN = 0), the prescaler clock from the timer is always used as an  
input clock to the timer counter. The change from one selected clock to the other happens immediately  
after these bits are written.  
14.3.2.16 Pulse Accumulator Flag Register (PAFLG)  
Module Base + 0x0021  
7
6
5
4
3
2
1
0
R
W
0
0
0
0
0
0
PAOVF  
PAIF  
Reset  
0
0
0
0
0
0
0
0
Unimplemented or Reserved  
Figure 14-25. Pulse Accumulator Flag Register (PAFLG)  
Read: Anytime  
Write: Anytime  
When the TFFCA bit in the TSCR register is set, any access to the PACNT register will clear all the flags  
in the PAFLG register. Timer module or Pulse Accumulator must stay enabled (TEN=1 or PAEN=1) while  
clearing these bits.  
S12P-Family Reference Manual, Rev. 1.13  
492  
Freescale Semiconductor  
 复制成功!