欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第418页浏览型号MC9S12P64CFT的Datasheet PDF文件第419页浏览型号MC9S12P64CFT的Datasheet PDF文件第420页浏览型号MC9S12P64CFT的Datasheet PDF文件第421页浏览型号MC9S12P64CFT的Datasheet PDF文件第423页浏览型号MC9S12P64CFT的Datasheet PDF文件第424页浏览型号MC9S12P64CFT的Datasheet PDF文件第425页浏览型号MC9S12P64CFT的Datasheet PDF文件第426页  
Serial Peripheral Interface (S12SPIV5)  
the SPI system is configured as a slave, the SS pin is a dedicated input pin. Mode fault error doesn’t occur  
in slave mode.  
If a mode fault error occurs, the SPI is switched to slave mode, with the exception that the slave output  
buffer is disabled. So SCK, MISO, and MOSI pins are forced to be high impedance inputs to avoid any  
possibility of conflict with another output driver. A transmission in progress is aborted and the SPI is  
forced into idle state.  
If the mode fault error occurs in the bidirectional mode for a SPI system configured in master mode, output  
enable of the MOMI (MOSI in bidirectional mode) is cleared if it was set. No mode fault error occurs in  
the bidirectional mode for SPI system configured in slave mode.  
The mode fault flag is cleared automatically by a read of the SPI status register (with MODF set) followed  
by a write to SPI control register 1. If the mode fault flag is cleared, the SPI becomes a normal master or  
slave again.  
NOTE  
If a mode fault error occurs and a received data byte is pending in the receive  
shift register, this data byte will be lost.  
12.4.7 Low Power Mode Options  
12.4.7.1 SPI in Run Mode  
In run mode with the SPI system enable (SPE) bit in the SPI control register clear, the SPI system is in a  
low-power, disabled state. SPI registers remain accessible, but clocks to the core of this module are  
disabled.  
12.4.7.2 SPI in Wait Mode  
SPI operation in wait mode depends upon the state of the SPISWAI bit in SPI control register 2.  
If SPISWAI is clear, the SPI operates normally when the CPU is in wait mode  
If SPISWAI is set, SPI clock generation ceases and the SPI module enters a power conservation  
state when the CPU is in wait mode.  
– If SPISWAI is set and the SPI is configured for master, any transmission and reception in  
progress stops at wait mode entry. The transmission and reception resumes when the SPI exits  
wait mode.  
– If SPISWAI is set and the SPI is configured as a slave, any transmission and reception in  
progress continues if the SCK continues to be driven from the master. This keeps the slave  
synchronized to the master and the SCK.  
If the master transmits several bytes while the slave is in wait mode, the slave will continue to  
send out bytes consistent with the operation mode at the start of wait mode (i.e., if the slave is  
currently sending its SPIDR to the master, it will continue to send the same byte. Else if the  
slave is currently sending the last received byte from the master, it will continue to send each  
previous master byte).  
S12P-Family Reference Manual, Rev. 1.13  
422  
Freescale Semiconductor  
 复制成功!