欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第113页浏览型号MC9S12P64CFT的Datasheet PDF文件第114页浏览型号MC9S12P64CFT的Datasheet PDF文件第115页浏览型号MC9S12P64CFT的Datasheet PDF文件第116页浏览型号MC9S12P64CFT的Datasheet PDF文件第118页浏览型号MC9S12P64CFT的Datasheet PDF文件第119页浏览型号MC9S12P64CFT的Datasheet PDF文件第120页浏览型号MC9S12P64CFT的Datasheet PDF文件第121页  
Memory Map Control (S12PMMCV1)  
3.5  
Implemented Memory in the System Memory Architecture  
Each memory can be implemented in its maximum allowed size. But some devices have been defined for  
smaller sizes, which means less implemented pages. All non implemented pages are called unimplemented  
areas.  
Registers has a fixed size of 1KB, accessible via xbus0.  
SRAM has a maximum size of 11KB, accessible via xbus0.  
D-Flash has a fixed size of 4KB accessible via xbus0.  
P-Flash has a maximum size of 224KB, accessible via xbus0.  
NVM resources (IFR) including D-Flash have maximum size of 16KB (PPAGE 0x01).  
3.5.0.1  
Implemented Memory Map  
The global memory spaces reserved for the internal resources (RAM, D-Flash, and P-Flash) are not  
determined by the MMC module. Size of the individual internal resources are however fixed in the design  
of the device cannot be changed by the user. Please refer to the SoC Guide for further details. Figure 3-11  
and Table 3-8 show the memory spaces occupied by the on-chip resources. Please note that the memory  
spaces have fixed top addresses.  
Table 3-8. Global Implemented Memory Space  
Internal Resource  
Bottom Address  
Top Address  
Registers  
0x0_0000  
0x0_03FF  
0x0_3FFF  
System RAM  
RAM_LOW =  
0x0_4000 minus RAMSIZE(1)  
D-Flash  
P-Flash  
0x0_4400  
0x0_53FF  
0x3_FFFF  
PF_LOW =  
0x4_0000 minus FLASHSIZE(2)  
1. RAMSIZE is the hexadecimal value of RAM SIZE in bytes  
2. FLASHSIZE is the hexadecimal value of FLASH SIZE in bytes  
In single-chip modes accesses by the CPU12 (except for firmware commands) to any of the  
unimplemented areas (see Figure 3-11) will result in an illegal access reset (system reset). BDM accesses  
to the unimplemented areas are allowed but the data will be undefined.  
No misaligned word access from the BDM module will occur; these accesses are blocked in the BDM  
module (Refer to BDM Block Guide).  
S12P-Family Reference Manual, Rev. 1.13  
Freescale Semiconductor  
117  
 复制成功!