欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC68HC908AP64CFB 参数 Datasheet PDF下载

MC68HC908AP64CFB图片预览
型号: MC68HC908AP64CFB
PDF下载: 下载PDF文件 查看货源
内容描述: [MC68HC908AP64CFB]
分类和应用: 外围集成电路时钟
文件页数/大小: 325 页 / 1651 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC68HC908AP64CFB的Datasheet PDF文件第163页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第164页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第165页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第166页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第168页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第169页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第170页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第171页  
Serial Communications Interface Module (SCI)  
Depending on the state of the WAKE bit in SCC1, either of two conditions on the RxD pin can bring the  
receiver out of the standby state:  
Address mark — An address mark is a logic 1 in the most significant bit position of a received  
character. When the WAKE bit is set, an address mark wakes the receiver from the standby state  
by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can  
then compare the character containing the address mark to the user-defined address of the  
receiver. If they are the same, the receiver remains awake and processes the characters that  
follow. If they are not the same, software can set the RWU bit and put the receiver back into the  
standby state.  
Idle input line condition — When the WAKE bit is clear, an idle character on the RxD pin wakes the  
receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver  
does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit,  
ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start  
bit or after the stop bit.  
NOTE  
With the WAKE bit clear, setting the RWU bit after the RxD pin has been  
idle may cause the receiver to wake up immediately.  
11.4.3.7 Receiver Interrupts  
The following sources can generate CPU interrupt requests from the SCI receiver:  
SCI receiver full (SCRF) — The SCRF bit in SCS1 indicates that the receive shift register has  
transferred a character to the SCDR. SCRF can generate a receiver CPU interrupt request. Setting  
the SCI receive interrupt enable bit, SCRIE, in SCC2 enables the SCRF bit to generate receiver  
CPU interrupts.  
Idle input (IDLE) — The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in  
from the RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate  
CPU interrupt requests.  
11.4.3.8 Error Interrupts  
The following receiver error flags in SCS1 can generate CPU interrupt requests:  
Receiver overrun (OR) — The OR bit indicates that the receive shift register shifted in a new  
character before the previous character was read from the SCDR. The previous character remains  
in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3  
enables OR to generate SCI error CPU interrupt requests.  
Noise flag (NF) — The NF bit is set when the SCI detects noise on incoming data or break  
characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3  
enables NF to generate SCI error CPU interrupt requests.  
Framing error (FE) — The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects  
a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error  
CPU interrupt requests.  
Parity error (PE) — The PE bit in SCS1 is set when the SCI detects a parity error in incoming data.  
The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt  
requests.  
MC68HC908AP Family Data Sheet, Rev. 4  
166  
Freescale Semiconductor  
 复制成功!