欢迎访问ic37.com |
会员登录 免费注册
发布采购

DSP56301VF100 参数 Datasheet PDF下载

DSP56301VF100图片预览
型号: DSP56301VF100
PDF下载: 下载PDF文件 查看货源
内容描述: 24位数字信号处理器 [24-Bit Digital Signal Processor]
分类和应用: 外围集成电路数字信号处理器时钟
文件页数/大小: 124 页 / 2296 K
品牌: FREESCALE [ Freescale ]
 浏览型号DSP56301VF100的Datasheet PDF文件第110页浏览型号DSP56301VF100的Datasheet PDF文件第111页浏览型号DSP56301VF100的Datasheet PDF文件第112页浏览型号DSP56301VF100的Datasheet PDF文件第113页浏览型号DSP56301VF100的Datasheet PDF文件第115页浏览型号DSP56301VF100的Datasheet PDF文件第116页浏览型号DSP56301VF100的Datasheet PDF文件第117页浏览型号DSP56301VF100的Datasheet PDF文件第118页  
Power Consumption Benchmark  
M_SCRE EQU 8  
M_SCTE EQU 9  
M_ILIE EQU 10  
M_SCRIE EQU 11  
M_SCTIE EQU 12  
M_TMIE EQU 13  
M_TIR EQU 14  
M_SCKP EQU 15  
M_REIE EQU 16  
; SCI Receiver Enable  
; SCI Transmitter Enable  
; Idle Line Interrupt Enable  
; SCI Receive Interrupt Enable  
; SCI Transmit Interrupt Enable  
; Timer Interrupt Enable  
; Timer Interrupt Rate  
; SCI Clock Polarity  
; SCI Error Interrupt Enable (REIE)  
;
SCI Status Register Bit Flags  
M_TRNE EQU 0  
M_TDRE EQU 1  
M_RDRF EQU 2  
M_IDLE EQU 3  
M_OR EQU 4  
M_PE EQU 5  
M_FE EQU 6  
M_R8 EQU 7  
; Transmitter Empty  
; Transmit Data Register Empty  
; Receive Data Register Full  
; Idle Line Flag  
; Overrun Error Flag  
; Parity Error  
; Framing Error Flag  
; Received Bit 8 (R8) Address  
;
SCI Clock Control Register  
M_CD EQU $FFF  
M_COD EQU 12  
M_SCP EQU 13  
M_RCM EQU 14  
M_TCM EQU 15  
; Clock Divider Mask (CD0-CD11)  
; Clock Out Divider  
; Clock Prescaler  
; Receive Clock Mode Source Bit  
; Transmit Clock Source Bit  
;------------------------------------------------------------------------  
;
;
;
EQUATES for Synchronous Serial Interface (SSI)  
;------------------------------------------------------------------------  
;
;
Register Addresses Of SSI0  
M_TX00 EQU $FFFFBC; SSI0 Transmit Data Register 0  
M_TX01 EQU $FFFFBB; SSIO Transmit Data Register 1  
M_TX02 EQU $FFFFBA; SSIO Transmit Data Register 2  
M_TSR0 EQU $FFFFB9; SSI0 Time Slot Register  
M_RX0 EQU $FFFFB8; SSI0 Receive Data Register  
M_SSISR0 EQU $FFFFB7; SSI0 Status Register  
M_CRB0 EQU $FFFFB6; SSI0 Control Register B  
M_CRA0 EQU $FFFFB5; SSI0 Control Register A  
M_TSMA0 EQU $FFFFB4; SSI0 Transmit Slot Mask Register A  
M_TSMB0 EQU $FFFFB3; SSI0 Transmit Slot Mask Register B  
M_RSMA0 EQU $FFFFB2; SSI0 Receive Slot Mask Register A  
M_RSMB0 EQU $FFFFB1; SSI0 Receive Slot Mask Register B  
;
Register Addresses Of SSI1  
M_TX10 EQU $FFFFAC; SSI1 Transmit Data Register 0  
M_TX11 EQU $FFFFAB; SSI1 Transmit Data Register 1  
M_TX12 EQU $FFFFAA; SSI1 Transmit Data Register 2  
M_TSR1 EQU $FFFFA9; SSI1 Time Slot Register  
M_RX1 EQU $FFFFA8; SSI1 Receive Data Register  
M_SSISR1 EQU $FFFFA7; SSI1 Status Register  
M_CRB1 EQU $FFFFA6; SSI1 Control Register B  
M_CRA1 EQU $FFFFA5; SSI1 Control Register A  
M_TSMA1 EQU $FFFFA4; SSI1 Transmit Slot Mask Register A  
DSP56301 Technical Data, Rev. 10  
A-8  
Freescale Semiconductor  
 复制成功!