欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第251页浏览型号68HC912DG128PV8的Datasheet PDF文件第252页浏览型号68HC912DG128PV8的Datasheet PDF文件第253页浏览型号68HC912DG128PV8的Datasheet PDF文件第254页浏览型号68HC912DG128PV8的Datasheet PDF文件第256页浏览型号68HC912DG128PV8的Datasheet PDF文件第257页浏览型号68HC912DG128PV8的Datasheet PDF文件第258页浏览型号68HC912DG128PV8的Datasheet PDF文件第259页  
Freescale Semiconductor, Inc.  
Multiple Serial Interface  
Serial Communication Interface (SCI)  
Table 14-2. Loop Mode Functions  
LOOPS RSRC  
DDSI(3)  
WOMS  
Function of Port S Bit 1/3  
Normal Operations  
0
1
1
1
x
0
0
0
x
0
1
1
x
0/1  
1
LOOP mode without TXD output(TXD = High Impedance)  
LOOP mode with TXD output (CMOS)  
1
LOOP mode with TXD output (open-drain)  
Single wire mode without TXD output  
(the pin is used as receiver input only, TXD = High Impedance)  
1
1
0
x
Single wire mode with TXD output  
(the output is also fed back to receiver input, CMOS)  
1
1
1
1
1
1
0
1
Single wire mode for the receiving and transmitting(open-drain)  
M — Mode (select character format)  
0 = One start, eight data, one stop bit  
1 = One start, eight data, ninth data, one stop bit  
WAKE — Wake-up by Address Mark/Idle  
0 = Wake up by IDLE line recognition  
1 = Wake up by address mark (last data bit set)  
ILT — Idle Line Type  
Determines which of two types of idle line detection will be used by  
the SCI receiver.  
0 = Short idle line mode is enabled.  
1 = Long idle line mode is detected.  
In the short mode, the SCI circuitry begins counting ones in the search  
for the idle line condition immediately after the start bit. This means  
that the stop bit and any bits that were ones before the stop bit could  
be counted in that string of ones, resulting in earlier recognition of an  
idle line.  
In the long mode, the SCI circuitry does not begin counting ones in the  
search for the idle line condition until a stop bit is received. Therefore,  
the last byte’s stop bit and preceding “1” bits do not affect how quickly  
an idle line condition can be detected.  
PE — Parity Enable  
0 = Parity is disabled.  
1 = Parity is enabled.  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Multiple Serial Interface  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!