欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第239页浏览型号68HC912DG128PV8的Datasheet PDF文件第240页浏览型号68HC912DG128PV8的Datasheet PDF文件第241页浏览型号68HC912DG128PV8的Datasheet PDF文件第242页浏览型号68HC912DG128PV8的Datasheet PDF文件第244页浏览型号68HC912DG128PV8的Datasheet PDF文件第245页浏览型号68HC912DG128PV8的Datasheet PDF文件第246页浏览型号68HC912DG128PV8的Datasheet PDF文件第247页  
Freescale Semiconductor, Inc.  
Enhanced Capture Timer  
Timer Registers  
BIT 7  
6
PBEN  
0
5
0
0
4
0
0
3
0
0
2
0
0
1
PBOVI  
0
BIT 0  
0
0
0
RESET:  
0
PBCTL — 16-Bit Pulse Accumulator B Control Register  
$00B0  
Read: any time  
Write: any time  
16-Bit Pulse Accumulator B (PACB) is formed by cascading the 8-bit  
pulse accumulators PAC1 and PAC0.  
When PBEN is set, the PACB is enabled. The PACB shares the input  
pin with IC0.  
PBEN — Pulse Accumulator B System Enable  
0 = 16-bit Pulse Accumulator system disabled. 8-bit PAC1 and  
PAC0 can be enabled when their related enable bits in  
ICPACR ($A8) are set.  
1 = Pulse Accumulator B system enabled. The two 8-bit pulse  
accumulators PAC1 and PAC0 are cascaded to form the  
PACB 16-bit pulse accumulator. When PACB in enabled, the  
PACN1 and PACN0 registers contents are respectively the  
high and low byte of the PACB.  
PA1EN and PA0EN control bits in ICPACR ($A8) have no  
effect.  
PBEN is independent from TEN. With timer disabled, the pulse  
accumulator can still function unless pulse accumulator is disabled.  
PBOVI — Pulse Accumulator B Overflow Interrupt enable  
0 = interrupt inhibited  
1 = interrupt requested if PBOVF is set  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Enhanced Capture Timer  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!