欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第236页浏览型号68HC912DG128PV8的Datasheet PDF文件第237页浏览型号68HC912DG128PV8的Datasheet PDF文件第238页浏览型号68HC912DG128PV8的Datasheet PDF文件第239页浏览型号68HC912DG128PV8的Datasheet PDF文件第241页浏览型号68HC912DG128PV8的Datasheet PDF文件第242页浏览型号68HC912DG128PV8的Datasheet PDF文件第243页浏览型号68HC912DG128PV8的Datasheet PDF文件第244页  
Freescale Semiconductor, Inc.  
Enhanced Capture Timer  
PACMX — 8-Bit Pulse Accumulators Maximum Count  
0 = Normal operation. When the 8-bit pulse accumulator has  
reached the value $FF, with the next active edge, it will be  
incremented to $00.  
1 = When the 8-bit pulse accumulator has reached the value $FF,  
it will not be incremented further. The value $FF indicates a  
count of 255 or more.  
BUFEN IC Buffer Enable  
0 = Input Capture and pulse accumulator holding registers are  
disabled.  
1 = Input Capture and pulse accumulator holding registers are  
enabled. The latching mode is defined by LATQ control bit.  
Write one into ICLAT bit in MCCTL ($A6), when LATQ is set  
will produce latching of input capture and pulse accumulators  
registers into their holding registers.  
LATQ — Input Control Latch or Queue Mode Enable  
The BUFEN control bit should be set in order to enable the IC and  
pulse accumulators holding registers. Otherwise LATQ latching  
modes are disabled.  
Write one into ICLAT bit in MCCTL ($A6), when LATQ and BUFEN  
are set will produce latching of input capture and pulse accumulators  
registers into their holding registers.  
0 = Queue Mode of Input Capture is enabled.  
The main timer value is memorized in the IC register by a valid  
input pin transition.  
With a new occurrence of a capture, the value of the IC register  
will be transferred to its holding register and the IC register  
memorizes the new timer value.  
1 = Latch Mode is enabled. Latching function occurs when  
modulus down-counter reaches zero or a zero is written into  
the count register MCCNT (see Buffered IC Channels).  
With a latching event the contents of IC registers and 8-bit  
pulse accumulators are transferred to their holding registers.  
8-bit pulse accumulators are cleared.  
Technical Data  
MC68HC912DG128 — Rev 3.0  
Enhanced Capture Timer  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!