欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC705JJ7_1 参数 Datasheet PDF下载

68HC705JJ7_1图片预览
型号: 68HC705JJ7_1
PDF下载: 下载PDF文件 查看货源
内容描述: 常规版本规格 [General Release Specification]
分类和应用:
文件页数/大小: 230 页 / 5548 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC705JJ7_1的Datasheet PDF文件第146页浏览型号68HC705JJ7_1的Datasheet PDF文件第147页浏览型号68HC705JJ7_1的Datasheet PDF文件第148页浏览型号68HC705JJ7_1的Datasheet PDF文件第149页浏览型号68HC705JJ7_1的Datasheet PDF文件第151页浏览型号68HC705JJ7_1的Datasheet PDF文件第152页浏览型号68HC705JJ7_1的Datasheet PDF文件第153页浏览型号68HC705JJ7_1的Datasheet PDF文件第154页  
Freescale Semiconductor, Inc.  
Core Tim e r  
RTIE — Real-Time Interrupt Enable  
This read/write bit enables real-time interrupts. Reset clears RTIE.  
1 = Real-time interrupts enabled  
0 = Real-time interrupts disabled  
CTOFR — Core Timer Overflow Flag Reset  
Writing a logic one to this write-only bit clears the CTOF bit. CTOFR  
always reads as a logic zero. Reset does not affect CTOFR.  
1 = Clear CTOF flag bit  
0 = No effect on CTOF flag bit  
RTIFR — Real-Time Interrupt Flag Reset  
Writing a logic one to this write-only bit clears the RTIF bit. RTIFR  
always reads as a logic zero. Reset does not affect RTIFR.  
1 = Clear RTIF flag bit  
0 = No effect on RTIF flag bit  
RT1 and RT0 — Real-Time Interrupt Select Bits 1 and 0  
These read/write bits select one of four real-time interrupt rates, as  
shown in Table 10-1. Because the selected RTI output drives the  
COP watchdog, changing the real -time interrupt rate also changes  
the counting rate of the COP watchdog. Reset sets RT1 and RT0,  
selecting the longest COP timeout period and longest real-time  
interrupt period.  
NOTE: Changing RT1 and RT0 when a COP timeout is imminent or uncertain  
may cause a real-time interrupt request to be missed or an additional  
real-time interrupt request to be generated. Clear the COP timer just  
before changing RT1 and RT0.  
General Release Specification  
MC68HC705JJ7/MC68HC705JP7 Rev. 3.0  
Core Timer  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!