欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8365_09 参数 Datasheet PDF下载

56F8365_09图片预览
型号: 56F8365_09
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 180 页 / 1080 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8365_09的Datasheet PDF文件第6页浏览型号56F8365_09的Datasheet PDF文件第7页浏览型号56F8365_09的Datasheet PDF文件第8页浏览型号56F8365_09的Datasheet PDF文件第9页浏览型号56F8365_09的Datasheet PDF文件第11页浏览型号56F8365_09的Datasheet PDF文件第12页浏览型号56F8365_09的Datasheet PDF文件第13页浏览型号56F8365_09的Datasheet PDF文件第14页  
internal interrupt controller is also a part of the 56F8165.  
1.3 Award-Winning Development Environment  
TM  
Processor Expert  
(PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use  
component-based software application creation with an expert knowledge system.  
The CodeWarrior Integrated Development Environment is a sophisticated tool for code navigation,  
compiling, and debugging. A complete set of evaluation modules (EVMs) and development system cards  
will support concurrent engineering. Together, PE, CodeWarrior and EVMs create a complete, scalable  
tools solution for easy, fast, and efficient development.  
1.4 Architecture Block Diagram  
Note: Features in italics are NOT available in the 56F8165 device and are shaded in the following figures.  
The 56F8365/56F8165 architecture is shown in Figure 1-1 and Figure 1-2. Figure 1-1 illustrates how the  
56800E system buses communicate with internal memories and the IPBus Bridge. Table 1-2 lists the  
internal buses in the 56800E architecture and provides a brief description of their function. Figure 1-2  
shows the peripherals and control blocks connected to the IPBus Bridge. The figures do not show the  
on-board regulator and power and ground signals. They also do not show the multiplexing between  
peripherals or the dedicated GPIOs. Please see Part 2, Signal/Connection Descriptions, to see which  
signals are multiplexed with those of other peripherals.  
Also shown in Figure 1-2 are connections between the PWM, Timer C and ADC blocks. These  
connections allow the PWM and/or Timer C to control the timing of the start of ADC conversions. The  
Timer C channel indicated can generate periodic start (SYNC) signals to the ADC to start its conversions.  
In another operating mode, the PWM load interrupt (SYNC output) signal is routed internally to the Timer  
C input channel as indicated. The timer can then be used to introduce a controllable delay before  
generating its output signal. The timer output then triggers the ADC. To fully understand this interaction,  
please see the 56F8300 Peripheral User Manual for clarification on the operation of all three of these  
peripherals.  
56F8365 Technical Data, Rev. 8  
10  
Freescale Semiconductor  
Preliminary