欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8366_07 参数 Datasheet PDF下载

56F8366_07图片预览
型号: 56F8366_07
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 184 页 / 2511 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8366_07的Datasheet PDF文件第128页浏览型号56F8366_07的Datasheet PDF文件第129页浏览型号56F8366_07的Datasheet PDF文件第130页浏览型号56F8366_07的Datasheet PDF文件第131页浏览型号56F8366_07的Datasheet PDF文件第133页浏览型号56F8366_07的Datasheet PDF文件第134页浏览型号56F8366_07的Datasheet PDF文件第135页浏览型号56F8366_07的Datasheet PDF文件第136页  
6.5.11.2 CAN2 Enable—Bit 0  
Each bit controls clocks to the indicated peripheral.  
1 = Clocks are enabled  
0 = The clock is not provided to the peripheral (the peripheral is disabled)  
6.6 Clock Generation Overview  
The SIM uses an internal master clock from the OCCS (CLKGEN) module to produce the peripheral and  
system (core and memory) clocks. The maximum master clock frequency is 120MHz. Peripheral and  
system clocks are generated at half the master clock frequency and therefore at a maximum 60MHz. The  
SIM provides power modes (Stop, Wait) and clock enables (SIM_PCE register, CLK_DIS, ONCE_EBL)  
to control which clocks are in operation. The OCCS, power modes, and clock enables provide a flexible  
means to manage power consumption.  
Power utilization can be minimized in several ways. In the OCCS, crystal oscillator, and PLL may be shut  
down when not in use. When the PLL is in use, its prescaler and postscaler can be used to limit PLL and  
master clock frequency. Power modes permit system and/or peripheral clocks to be disabled when unused.  
Clock enables provide the means to disable individual clocks. Some peripherals provide further controls  
to disable unused subfunctions. Refer to the Part 3 On-Chip Clock Synthesis (OCCS), and the 56F8300  
Peripheral User Manual for further details.  
6.7 Power-Down Modes Overview  
The 56F8366/56F8166 devices operate in one of three power-down modes, as shown in Table 6-4.  
Table 6-4 Clock Operation in Power-Down Modes  
Mode  
Run  
Core Clocks  
Peripheral Clocks  
Description  
Active  
Active  
Active  
Device is fully functional  
Wait  
Core and memory  
clocks disabled  
Peripherals are active and can product interrupts if they  
have not been masked off.  
Interrupts will cause the core to come out of its  
suspended state and resume normal operation.  
Typically used for power-conscious applications.  
Stop  
System clocks continue to be generated in The only possible recoveries from Stop mode are:  
the SIM, but most are gated prior to  
reaching memory, core and peripherals.  
1. CAN traffic (1st message will be lost)  
2. Non-clocked interrupts  
3. COP reset  
4. External reset  
5. Power-on reset  
All peripherals, except the COP/watchdog timer, run off the IPbus clock frequency, which is the same as  
the main processor frequency in this architecture. The maximum frequency of operation is  
SYS_CLK = 60MHz.  
56F8366 Technical Data, Rev. 6  
132  
Freescale Semiconductor  
Preliminary