欢迎访问ic37.com |
会员登录 免费注册
发布采购

34701 参数 Datasheet PDF下载

34701图片预览
型号: 34701
PDF下载: 下载PDF文件 查看货源
内容描述: 1.5 A开关模式电源与线性稳压器 [1.5 A Switch-Mode Power Supply with Linear Regulator]
分类和应用: 稳压器开关
文件页数/大小: 38 页 / 858 K
品牌: FREESCALE [ Freescale ]
 浏览型号34701的Datasheet PDF文件第13页浏览型号34701的Datasheet PDF文件第14页浏览型号34701的Datasheet PDF文件第15页浏览型号34701的Datasheet PDF文件第16页浏览型号34701的Datasheet PDF文件第18页浏览型号34701的Datasheet PDF文件第19页浏览型号34701的Datasheet PDF文件第20页浏览型号34701的Datasheet PDF文件第21页  
FUNCTIONAL DESCRIPTION  
FUNCTIONAL PIN DESCRIPTION  
POWER SUPPLY PIN (VDDI)  
RESET TIMER PIN (RT)  
Internal supply voltage. A ceramic low ESR 1uF 6V X5R or  
X7R capacitor is recommended.  
The Reset Timer power-up delay (RT) pin is used to set  
the delay between the time when the LDO and switcher  
outputs are active and stable and the RST output is released.  
An external resistor and capacitor are used to program the  
timer. The power-up delay can be obtained by using the  
following formula:  
ADDRESS PIN (ADDR)  
The ADDR pin is used to set the address of the device  
when used in an I2C communication. This pin can either be  
tied to VDDI or grounded through a 10 kresistor. Refer to  
I2C Bus Operation on page 26 for more information on this  
pin.  
t
D = 10 ms + RtCt  
Where Rt is the Reset Timer programming resistor and Ct  
is the Reset Timer programming capacitor, both connected in  
parallel from RT to ground.  
Note Observe the maximum Ct value and expect reduced  
accuracy if Rt is less than 10 k.  
ENABLE 1 AND 2 PINS (EN1 AND EN2)  
These two pins permit positive logic control of the Enable  
function and selection of the Power Sequencing mode  
concurrently. Table 5 depicts the EN1 and EN2 function and  
Power Sequencing mode selection.  
RESET OUTPUT PIN (RST)  
The Reset Control circuit monitors both the switching  
regulator and the LDO feedback voltages. It is an open drain  
output and has to be pulled up to some supply voltage (e.g.,  
the output of the LDO) by an external resistor.  
Both EN1 and EN2 pins have internal pull-down resistors  
and both can withstand a short circuit to the supply voltage,  
6.0 V.  
The Reset Control circuit supervises both output  
voltages—the linear regulator output VLDO and the switching  
regulator output VOUT. When either of these two regulators  
is out of regulation (high or low), the RST pin is pulled low.  
There is a 20 µs delay filter preventing erroneous resets.  
During power-up sequencing, RST is held low until the Reset  
Timer times out.  
Table 5. Operating Mode Selection  
EN1  
EN2  
Operating Mode  
Regulators Disabled  
0
0
1
1
0
1
0
1
Standard Power Sequencing  
Inverted Power Sequencing  
CLOCK SELECTION PIN (CLKSEL)  
No Power Sequencing,  
Regulators Enabled  
This pin sets the CLKSYN pin as either an oscillator output  
or a synchronization input pin. The CLKSEL pin is also used  
for the I2C address selection.  
CLOCK SYNCHRONIZATION PIN (CLKSYN)  
Oscillator output/synchronization input pin.  
34701  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
17  
 复制成功!